DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR

被引:0
|
作者
Chen Xiaoyi Yao Qingdong Liu Peng Dept of Information Science and Electronic Engineering Zhejiang University Hangzhou China [310027 ]
机构
关键词
D O I
暂无
中图分类号
学科分类号
摘要
<正>This paper presents a design method of ByPassing Unit(BPU) in 32-bit Digital Signal Processor(DSP)-MD32. MD32 is realized in 0.18μm technology, 1.8V and 200 MHz working clock. It focuses on the Reduced Instruction Set Computer(RISC) architecture and DSP computation capability thoroughly, extends DSP with various addressing modes in a customized DSP pipeline stage architecture. The paper also discusses the architecture and circuit design of bypassing logic to fit MD32 architecture. The parallel execution of BPU with instruction decode in architecture level is applied to reduce time delay. The optimization of circuit that serial select with priority is analyzed in detail, and the result shows that about half of time delay is reduced after this optimization. Examples show that BPU is useful for improving the DSP's performance. The forwarding logic in MD32 realizes 8 data channels feedback and meets the working clock limit.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] DATA BYPASSING ARCHITECTURE AND CIRCUIT DESIGN FOR 32-BIT DIGITAL SIGNAL PROCESSOR
    Chen Xiaoyi Yao Qingdong Liu Peng (Dept of Information Science and Electronic Engineering
    Journal of Electronics(China), 2005, (06) : 74 - 83
  • [2] A 32-BIT VLSI DIGITAL SIGNAL PROCESSOR
    HAYS, WP
    KERSHAW, RN
    BAYS, LE
    BODDIE, JR
    FIELDS, EM
    FREYMAN, RL
    GAREN, CJ
    HARTUNG, J
    KLINKOWSKI, JJ
    MILLER, CR
    MONDAL, K
    MOSCOVITZ, HS
    ROTBLUM, Y
    STOCKER, WA
    TOW, J
    TRAN, LV
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (05) : 998 - 1004
  • [3] Design of a 32-bit digital signal processor with multi-issue and multi-pipeline architecture
    Chen, C., 1600, Northwestern Polytechnical University (31):
  • [4] A 32-BIT FLOATING POINT DIGITAL SIGNAL PROCESSOR FOR GRAPHICS APPLICATION
    OHTOMO, H
    ISHIZUKA, H
    KASHIMURA, M
    NAKAJIMA, A
    HIRA, T
    NEC RESEARCH & DEVELOPMENT, 1990, (99): : 47 - 52
  • [5] Design of 32-bit controller processor by FPGA
    Wang, David Mu Shan
    Sone, Mototaka
    Akima, Yoshinao
    WMSCI 2005: 9th World Multi-Conference on Systemics, Cybernetics and Informatics, Vol 4, 2005, : 120 - 124
  • [6] Design of 32-bit Processor for Embedded Systems
    Oh, Hyun Woo
    Cho, Kwon Neung
    Lee, Seung Eun
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 306 - 307
  • [7] A Micro-Architecture Design for the 32-bit VLIW DSP Processor Core
    Khoi-Nguyen Le-Huu
    Anh-Vu Dinh-Due
    Nguyen, Tin T.
    PROCEEDINGS OF THE 20TH ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS (APCC2014), 2014, : 46 - 51
  • [8] 32-bit SIMD SHARC architecture digital audio signal processing applications
    Tomarakos, J
    Duggan, C
    JOURNAL OF THE AUDIO ENGINEERING SOCIETY, 2000, 48 (03): : 220 - +
  • [9] Design of 32-bit RISC processor and efficient verification
    Jeong, GY
    Park, JS
    KORUS 2003: 7TH KOREA-RUSSIA INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, VOL 2, PROCEEDINGS: ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY, 2003, : 222 - 227
  • [10] A 32-BIT PROGRAMMABLE SIGNAL PROCESSOR FOR A MULTIPROCESSOR SYSTEM ENVIRONMENT
    HESSON, JH
    GALLAGHER, FA
    HARRINGTON, DR
    IEEE TRANSACTIONS ON ACOUSTICS SPEECH AND SIGNAL PROCESSING, 1983, 31 (04): : 912 - 921