A Micro-Architecture Design for the 32-bit VLIW DSP Processor Core

被引:0
|
作者
Khoi-Nguyen Le-Huu [1 ]
Anh-Vu Dinh-Due [1 ]
Nguyen, Tin T. [2 ]
机构
[1] Univ Informat Technol VNUHCM, Ho Chi Minh City, Vietnam
[2] Ho Chi Minh City Univ Technol, Ho Chi Minh City, Vietnam
关键词
Digital Signal Processors; VLIW; micro-architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital signal processing plays an important role in human life nowadays with various applications such as speech recognition, medical imaging, oil prospecting, etc. However, those applications cannot achieve high performance in general-purpose processors due to specific digital signal processing algorithms including Fourier transform, digital filtering, etc. Hence, the emergence of digital signal processors (DSPs) can be considered as urgent and timely solution as the strong optimizations of their architectures aim at maximizing the performance of those applications. In this work, we present a micro-architecture design of the 32-bit VLIW DSP Processor core based on the proposed top-level architecture and instruction set architecture in our previous work. This micro-architecture is then implemented by using the Verilog HDL and simulated in Altera ModelSim tool.
引用
下载
收藏
页码:46 / 51
页数:6
相关论文
共 50 条
  • [11] POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR
    Han Liang Chen Jie Chen Xiaodong (Institute of Microelectronics
    Journal of Electronics(China), 2005, (06) : 84 - 91
  • [12] 32-bit RISC Processor with Floating Point Unit for DSP Applications
    Palekar, Sangeeta
    Narkhede, Nitin
    2016 IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS IN ELECTRONICS, INFORMATION & COMMUNICATION TECHNOLOGY (RTEICT), 2016, : 2062 - 2066
  • [13] Design of 32-bit RISC processor and efficient verification
    Jeong, GY
    Park, JS
    KORUS 2003: 7TH KOREA-RUSSIA INTERNATIONAL SYMPOSIUM ON SCIENCE AND TECHNOLOGY, VOL 2, PROCEEDINGS: ELECTRICAL ENGINEERING AND INFORMATION TECHNOLOGY, 2003, : 222 - 227
  • [14] POWER OPTIMIZATION FOR THE DATAPATH OF A 32-BIT RECONFIGURABLE PIPELINED DSP PROCESSOR
    Han Liang Chen Jie Chen Xiaodong Institute of Microelectronics Chinese Academy of Sciences Beijing China
    JournalofElectronics, 2005, (06)
  • [15] Enhancing a 32-Bit Processor Core with Efficient Cryptographic Instructions
    Benhadjyoussef, Noura
    Elhadjyoussef, Wajih
    Machhout, Mohsen
    Tourki, Rached
    Torki, Kholdoun
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2015, 24 (10)
  • [16] ODiN: A 32-bit high performance VLIW DSP for software defined radio applications
    Lee, SE
    Jeong, YM
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (11) : 1780 - 1786
  • [17] Architecture design of a high-performance 32-bit fixed-point DSP
    Chen, J
    Xu, RH
    Fu, YZ
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 115 - 125
  • [18] A low-power DSP-enhanced 32-bit EISC processor
    Kim, HG
    Oh, HC
    HIGH PERFORMANCE EMBEDDED ARCHITECTURES AND COMPILERS, PROCEEDINGS, 2005, 3793 : 302 - 316
  • [19] Design of a 32-Bit RISC processor with dual-issue and dual-pipeline architecture
    Huang, Xiaoping
    Fan, Xiaoya
    Zhang, Shengbing
    Shi, Liwen
    Xibei Gongye Daxue Xuebao/Journal of Northwestern Polytechnical University, 2011, 29 (01): : 6 - 11
  • [20] Design of High-Performance 32-bit Embedded Processor
    Kim, Ji-Hoon
    You, Duk-Hyun
    Kwon, Ki-Seok
    Bae, Eun-Joo
    Son, WonHee
    Park, In-Cheol
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 695 - +