A Micro-Architecture Design for the 32-bit VLIW DSP Processor Core

被引:0
|
作者
Khoi-Nguyen Le-Huu [1 ]
Anh-Vu Dinh-Due [1 ]
Nguyen, Tin T. [2 ]
机构
[1] Univ Informat Technol VNUHCM, Ho Chi Minh City, Vietnam
[2] Ho Chi Minh City Univ Technol, Ho Chi Minh City, Vietnam
关键词
Digital Signal Processors; VLIW; micro-architecture;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital signal processing plays an important role in human life nowadays with various applications such as speech recognition, medical imaging, oil prospecting, etc. However, those applications cannot achieve high performance in general-purpose processors due to specific digital signal processing algorithms including Fourier transform, digital filtering, etc. Hence, the emergence of digital signal processors (DSPs) can be considered as urgent and timely solution as the strong optimizations of their architectures aim at maximizing the performance of those applications. In this work, we present a micro-architecture design of the 32-bit VLIW DSP Processor core based on the proposed top-level architecture and instruction set architecture in our previous work. This micro-architecture is then implemented by using the Verilog HDL and simulated in Altera ModelSim tool.
引用
下载
收藏
页码:46 / 51
页数:6
相关论文
共 50 条
  • [31] A 32-bit logarithmic number system processor
    Huang, SC
    Chen, LG
    Chen, TH
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1996, 14 (03): : 311 - 319
  • [32] 32-BIT EMULATORS STRUGGLE WITH PROCESSOR COMPLEXITIES
    CHILD, J
    COMPUTER DESIGN, 1991, 30 (08): : 123 - 127
  • [33] 32-BIT PROCESSOR ON A 16-BIT BUS.
    Budzinski, Mark
    Control engineering, 1986, 33 (03)
  • [34] A small 32-bit RISC core
    Rible, J
    OPEN SYSTEMS, 1996 ROCHESTER FORTH CONFERENCE, 1997, : 79 - 83
  • [35] TWO CHIPS ENDOW 32-BIT PROCESSOR WITH FAULT-TOLERANT ARCHITECTURE.
    Peterson, C.B.
    Duzett, R.C.
    Budde, D.L.
    Carson, D.G.
    Imel, M.T.
    Jasper, C.A.
    Johnson, D.B.
    Kravitz, R.H.
    Ng, C.K.
    Wilde, D.K.
    Young, J.R.
    Electronics, 1983, 56 (07): : 159 - 164
  • [36] A micro-architecture simulator for multimedia stream processor
    Lin, Fang-Ju
    Chiueh, Herming
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 768 - 771
  • [37] SHA-3 Instruction Set Extension for A 32-bit RISC Processor Architecture
    Eissa, Ahmed S.
    Elmohr, Mahmoud A.
    Saleh, Mostafa A.
    Ahmed, Khaled E.
    Farag, Mohammed M.
    2016 IEEE 27TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP), 2016, : 233 - 234
  • [38] ARM996HS: The first licensable, clockless 32-bit processor core
    Bink, Arjan
    York, Richard
    IEEE MICRO, 2007, 27 (02) : 58 - 68
  • [39] ARM7 compatible 32-bit RISC processor design and verification
    Jeong, GY
    Park, JS
    Jo, HW
    Yoon, BW
    Lee, MJ
    KORUS 2005, PROCEEDINGS, 2005, : 607 - 610
  • [40] Architectural Design Issues in a Clockless 32-Bit Processor Using an Asynchronous HDL
    Oh, Myeong-Hoon
    Kim, Young Woo
    Kwak, Sanghoon
    Shin, Chi-Hoon
    Kim, Sung-Nam
    ETRI JOURNAL, 2013, 35 (03) : 480 - 490