An Erase Efficiency Boosting Strategy for 3D Charge Trap NAND Flash

被引:15
|
作者
Chen, Shuo-Han [1 ]
Chang, Yuan-Hao [2 ]
Liang, Yu-Pei [1 ]
Wei, Hsin-Wen [3 ]
Shih, Wei-Kuan [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
[2] Acad Sinica, Inst Informat Sci, Taipei 11529, Taiwan
[3] Tamkang Univ, Dept Elect Engn, New Taipei 25137, Taiwan
关键词
Multi-block erase; 3D charge trap; garbage collection; 3D NAND flash; flash storage; MEMORY; TRANSLATION; SCHEME;
D O I
10.1109/TC.2018.2818118
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Owing to the fast-growing demands of larger and faster NAND flash devices, new manufacturing techniques have accelerated the down-scaling process of NAND flash memory. Among these new techniques, 3D charge trap flash is considered to be one of the most promising candidates for the next-generation NAND flash devices. However, the long erase latency of 3D charge trap flash becomes a critical issue. This issue is exacerbated because the distinct transient voltage shift phenomenon is worsened when the number of program/erase cycle increases. In contrast to existing works that aim to tackle the erase latency issue by reducing the number of block erases, we tackle this issue by utilizing the "multi-block erase" feature. In this work, an erase efficiency boosting strategy is proposed to boost the garbage collection efficiency of 3D charge trap flash via enabling multi-block erase inside flash chips. A series of experiments was conducted to demonstrate the capability of the proposed strategy on improving the erase efficiency and access performance of 3D charge trap flash. The results show that the erase latency of 3D charge trap flash memory is improved by 75.76 percent on average even when the P/E cycle reaches 10(4).
引用
收藏
页码:1246 / 1258
页数:13
相关论文
共 50 条
  • [1] A Progressive Performance Boosting Strategy for 3-D Charge-Trap NAND Flash
    Chen, Shuo-Han
    Chen, Yen-Ting
    Chang, Yuan-Hao
    Wei, Hsin-Wen
    Shih, Wei-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (11) : 2322 - 2334
  • [2] Boosting the Performance of 3D Charge Trap NAND Flash with Asymmetric Feature Process Size Characteristic
    Chen, Shuo-Han
    Chen, Yen-Ting
    Wei, Hsin-Wen
    Shih, Wei-Kuan
    PROCEEDINGS OF THE 2017 54TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2017,
  • [3] Characteristics of Junctionless Charge Trap Flash Memory for 3D Stacked NAND Flash
    Oh, Jinho
    Na, Heedo
    Park, Sunghoon
    Sohn, Hyunchul
    JOURNAL OF NANOSCIENCE AND NANOTECHNOLOGY, 2013, 13 (09) : 6413 - 6415
  • [4] Characterizing 3D Charge Trap NAND Flash: Observations, Analyses and Applications
    Wu, Fei
    Zhu, Yue
    Xiong, Qin
    Lu, Zhonghai
    Zhou, You
    Kong, Weizhen
    Xie, Changsheng
    2018 IEEE 36TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2018, : 381 - 388
  • [5] Investigation of Program Noise in Charge Trap Based 3D NAND Flash Memory
    Hou, Wei
    Jin, Lei
    Jia, Xinlei
    Wang, Zhiyu
    Wang, Qiguang
    Luo, Zhe
    Li, Da
    Xu, Feng
    Huo, Zongliang
    IEEE ELECTRON DEVICE LETTERS, 2020, 41 (01) : 30 - 33
  • [6] Characterizing the Reliability and Threshold Voltage Shifting of 3D Charge Trap NAND Flash
    Liu, Weihua
    Wu, Fei
    Zhang, Meng
    Wang, Yifei
    Lu, Zhonghai
    Lu, Xiangfeng
    Xie, Changsheng
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 312 - 315
  • [7] Accelerating Sub-Block Erase in 3D NAND Flash Memory
    Gong, Hongbin
    Shen, Zhirong
    Shu, Jiwu
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 228 - 235
  • [8] Modeling of Trap Generation in 3-D NAND Charge Trap Flash Memory
    Kumar, Anuj
    Tiwari, Ravi
    Rai, Himanshu
    Saikia, Rashmi
    Bisht, Arnav Shaurva
    Mahapatra, Souvik
    2024 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, SISPAD 2024, 2024,
  • [9] A High Efficiency All - PMOS Charge Pump for 3D NAND Flash Memory
    Fu, Liyin
    Wang, Yu
    Wang, Qi
    Yang, Shiyang
    Yang, Yan
    Huo, Zongliang
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [10] Charge Loss Induced by Defects of Transition Layer in Charge-Trap 3D NAND Flash Memory
    Wang, Fei
    Li, Yuan
    Ma, Xiaolei
    Chen, Jiezhi
    IEEE ACCESS, 2021, 9 (09): : 47391 - 47398