CMOS Logic Device and Circuit Performance of Si Gate All Around Nanowire MOSFET

被引:59
|
作者
Nayak, Kaushik [1 ]
Bajaj, Mohit [2 ]
Konar, Aniruddha [2 ]
Oldiges, Philip J. [3 ]
Natori, Kenji [4 ]
Iwai, Hiroshi [4 ]
Murali, Kota V. R. M. [2 ]
Rao, Valipe Ramgopal [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Ctr Excellence Nanoelect, Mumbai 400076, Maharashtra, India
[2] IBM India Semicond Res & Dev Ctr, Bangalore 560045, Karnataka, India
[3] IBM Corp, Semicond Res & Dev Ctr, Hopewell Jct, NY 12533 USA
[4] Tokyo Inst Technol, Frontier Res Ctr, Yokohama, Kanagawa 2268502, Japan
关键词
Circuit delays; CMOS; device performance; electrostatic integrity; gate-all-around (GAA); logic circuits; mixed-mode (MM) simulations; quantum confinement (QC); silicon nanowire (NW) field-effect transistor (FET); SIMULATION; TRANSPORT; MODEL;
D O I
10.1109/TED.2014.2335192
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a detailed 3-D numerical analysis is carried out to study and evaluate CMOS logic device and circuit performance of gate-all-around (GAA) Si nanowire (NW) field-effect transistors (FETs) operating in sub-22-nm CMOS technologies. Employing a coupled drift-diffusion room temperature carrier transport formulation, with 2-D quantum confinement effects, we numerically simulate Si GAA NWFET electrical characteristics. The simulation predictions, on the device performance, short channel effects, and their dependence on NW geometry scaling, are in good agreement with the Si NWFET experimental data reported in literature. Superior electrostatic integrity, OFF-state device performance, lower circuit delays, and faster switching in the Si GAA NWFET-based CMOS circuits are numerically demonstrated in comparison with an Si-on-insulator FinFET. The mixed-mode numerical simulations also predict low supply voltage operations for the Si NWFET-based logic circuits.
引用
收藏
页码:3066 / 3074
页数:9
相关论文
共 50 条
  • [41] Si Interlayers Trimming Strategy in Gate-All-Around Device Architecture for Si and SiGe Dual-Channel CMOS Integration
    Zhao, Fei
    Li, Yan
    Li, Yongliang
    Jia, Xiaofeng
    Xiong, Wenjuan
    Kong, Zhenzhen
    Luo, Huaizhi
    Li, Junjie
    Zhang, Jiayi
    Mao, Xiaotong
    Wu, Zhenhua
    Xu, Min
    Luo, Jun
    Wang, Wenwu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6163 - 6168
  • [42] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Amtoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    ESSDERC 2006: PROCEEDINGS OF THE 36TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2006, : 379 - +
  • [43] Ultra-narrow silicon nanowire Gate-All-Around CMOS devices: Impact of diameter, channel-orientation and low temperature on device performance
    Singh, N.
    Lim, F. Y.
    Fang, W. W.
    Rustagi, S. C.
    Bera, L. K.
    Agarwal, A.
    Tung, C. H.
    Hoe, K. M.
    Omampuliyur, S. R.
    Tripathi, D.
    Adeyeye, A. O.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 294 - +
  • [44] High threshold voltage matching performance on gate-all-around MOSFET
    Cathignol, Augustin
    Cros, Antoine
    Harrison, Samuel
    Cerrutti, Robin
    Coronel, Philippe
    Pouydebasque, Arnaud
    Rochereau, Krysten
    Skotnicki, Thomas
    Ghibaudo, Gerard
    SOLID-STATE ELECTRONICS, 2007, 51 (11-12) : 1450 - 1457
  • [45] Advances on doping strategies for triple-gate finFETs and lateral gate-all-around nanowire FETs and their impact on device performance
    Veloso, A.
    De Keersgieter, A.
    Matagne, P.
    Horiguchi, N.
    Collaert, N.
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2017, 62 : 2 - 12
  • [46] Gate-All-Around Junctionless Nanowire MOSFET With Improved Low-Frequency Noise Behavior
    Singh, Pushpapraj
    Singh, Navab
    Miao, Jianmin
    Park, Woo-Tae
    Kwong, Dim-Lee
    IEEE ELECTRON DEVICE LETTERS, 2011, 32 (12) : 1752 - 1754
  • [47] Characterization and Analysis of Gate-All-Around Si Nanowire Transistors for Extreme Scaling
    Huang, Ru
    Wang, Runsheng
    Zhuge, Jing
    Liu, Changze
    Yu, Tao
    Zhang, Liangliang
    Huang, Xin
    Ai, Yujie
    Zou, Jinbin
    Liu, Yuchao
    Fan, Jiewen
    Liao, Huailin
    Wang, Yangyuan
    2011 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2011,
  • [48] Detailed characterisation of Si Gate-All-Around Nanowire MOSFETs at cryogenic temperatures
    Boudier, D.
    Cretu, B.
    Simoen, E.
    Veloso, A.
    Collaert, N.
    SOLID-STATE ELECTRONICS, 2018, 143 : 27 - 32
  • [49] Simulation of CMOS logic inverter based on vertically stacked polycrystalline silicon nanosheet gate-all-around MOSFET and its electrical characteristics
    Min, So Ra
    Lee, Sang Ho
    Park, Jin
    Kim, Geon Uk
    Kang, Ga Eon
    Heo, Jun Hyeok
    Yoon, Young Jun
    Seo, Jae Hwa
    Jang, Jaewon
    Bae, Jin-Hyuk
    Lee, Sin-Hyung
    Kang, In Man
    CURRENT APPLIED PHYSICS, 2022, 43 : 106 - 115
  • [50] Performance and Variability Studies of InGaAs Gate-all-Around Nanowire MOSFETs
    Conrad, Nathan
    Shin, SangHong
    Gu, Jiangjiang
    Si, Mengwei
    Wu, Heng
    Masuduzzaman, Muhammad
    Alam, Mohammad A.
    Ye, Peide D.
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2013, 13 (04) : 489 - 496