CMOS Logic Device and Circuit Performance of Si Gate All Around Nanowire MOSFET

被引:59
|
作者
Nayak, Kaushik [1 ]
Bajaj, Mohit [2 ]
Konar, Aniruddha [2 ]
Oldiges, Philip J. [3 ]
Natori, Kenji [4 ]
Iwai, Hiroshi [4 ]
Murali, Kota V. R. M. [2 ]
Rao, Valipe Ramgopal [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Ctr Excellence Nanoelect, Mumbai 400076, Maharashtra, India
[2] IBM India Semicond Res & Dev Ctr, Bangalore 560045, Karnataka, India
[3] IBM Corp, Semicond Res & Dev Ctr, Hopewell Jct, NY 12533 USA
[4] Tokyo Inst Technol, Frontier Res Ctr, Yokohama, Kanagawa 2268502, Japan
关键词
Circuit delays; CMOS; device performance; electrostatic integrity; gate-all-around (GAA); logic circuits; mixed-mode (MM) simulations; quantum confinement (QC); silicon nanowire (NW) field-effect transistor (FET); SIMULATION; TRANSPORT; MODEL;
D O I
10.1109/TED.2014.2335192
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a detailed 3-D numerical analysis is carried out to study and evaluate CMOS logic device and circuit performance of gate-all-around (GAA) Si nanowire (NW) field-effect transistors (FETs) operating in sub-22-nm CMOS technologies. Employing a coupled drift-diffusion room temperature carrier transport formulation, with 2-D quantum confinement effects, we numerically simulate Si GAA NWFET electrical characteristics. The simulation predictions, on the device performance, short channel effects, and their dependence on NW geometry scaling, are in good agreement with the Si NWFET experimental data reported in literature. Superior electrostatic integrity, OFF-state device performance, lower circuit delays, and faster switching in the Si GAA NWFET-based CMOS circuits are numerically demonstrated in comparison with an Si-on-insulator FinFET. The mixed-mode numerical simulations also predict low supply voltage operations for the Si NWFET-based logic circuits.
引用
收藏
页码:3066 / 3074
页数:9
相关论文
共 50 条
  • [21] Sub-10 nm Gate-All-Around CMOS Nanowire Transistors on Bulk Si Substrate
    Li, Ming
    Yeo, Kyoung Hwan
    Suk, Sung Dae
    Yeoh, Yun Young
    Kim, Dong-Won
    Chung, Tae Young
    Oh, Kyung Seok
    Lee, Won-Seong
    2009 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2009, : 94 - 95
  • [22] Random Dopant Fluctuation Induced Variability in Undoped Channel Si Gate All Around Nanowire n-MOSFET
    Nayak, Kaushik
    Agarwal, Samarth
    Bajaj, Mohit
    Murali, Kota V. R. M.
    Rao, Valipe Ramgopal
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (02) : 685 - 688
  • [23] Subthreshold Swing in Silicon Gate-All-Around Nanowire MOSFET at Cryogenic Temperature
    Sekiguchi, Shohei
    Ahn, Min-Ju
    Saraya, Takuya
    Kobayashi, Masaharu
    Hiramoto, Toshiro
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [24] CMOS-Compatible Gate-All-Around Silicon Nanowire detector
    Ziaei-Moayyed, Maryam
    Okandan, Murat
    2011 IEEE SENSORS, 2011, : 1608 - 1611
  • [26] Total-Ionizing-Dose Response of Highly Scaled Gate-All-Around Si Nanowire CMOS Transistors
    Gorchichko, Mariia
    Zhang, En Xia
    Wang, Pan
    Bonaldo, Stefano
    Schrimpf, Ronald D.
    Reed, Robert A.
    Linten, Dimitri
    Mitard, Jerome
    Fleetwood, Daniel M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2021, 68 (05) : 687 - 696
  • [27] Vertically Stacked Gate-All-Around Si Nanowire CMOS Transistors with Dual Work Function Metal Gates
    Mertens, H.
    Ritzenthaler, R.
    Chasin, A.
    Schram, T.
    Kunnen, E.
    Hikavyy, A.
    Ragnarsson, L. -A.
    Dekkers, H.
    Hopf, T.
    Wostyn, K.
    Devriendt, K.
    Chew, S. A.
    Kim, M. S.
    Kikuchi, Y.
    Rosseel, E.
    Mannaert, G.
    Kubicek, S.
    Demuynck, S.
    Dangol, A.
    Bosman, N.
    Geypen, J.
    Carotan, P.
    Bender, H.
    Barla, K.
    Horiguchi, N.
    Mocuta, D.
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [28] TID Effects in Highly Scaled Gate-All-Around Si Nanowire CMOS Transistors Irradiated to Ultrahigh Doses
    Bonaldo, Stefano
    Gorchichko, Mariia
    Zhang, En Xia
    Ma, Teng
    Mattiazzo, Serena
    Bagatin, Marta
    Paccagnella, Alessandro
    Gerardin, Simone
    Schrimpf, Ronald D.
    Reed, Robert A.
    Linten, Dimitri
    Mitard, Jerome
    Fleetwood, Daniel M.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2022, 69 (07) : 1444 - 1452
  • [29] An investigation on a triple material double gate cylindrical gate all around (TMDG-CGAA) MOSFET for enhanced device performance
    Menaria, Asmita
    Pandey, Rahul
    Kumar, Ramesh
    MATERIALS TODAY-PROCEEDINGS, 2020, 30 : 123 - 127
  • [30] Timing and Power Fluctuations on Gate-All-Around Nanowire CMOS Circuit Induced by Various Sources of Random Discrete Dopants
    Sung, Wen-Li
    Chao, Pei-Jung
    Li, Yiming
    2017 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2017), 2017, : 61 - 64