CMOS Logic Device and Circuit Performance of Si Gate All Around Nanowire MOSFET

被引:59
|
作者
Nayak, Kaushik [1 ]
Bajaj, Mohit [2 ]
Konar, Aniruddha [2 ]
Oldiges, Philip J. [3 ]
Natori, Kenji [4 ]
Iwai, Hiroshi [4 ]
Murali, Kota V. R. M. [2 ]
Rao, Valipe Ramgopal [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Ctr Excellence Nanoelect, Mumbai 400076, Maharashtra, India
[2] IBM India Semicond Res & Dev Ctr, Bangalore 560045, Karnataka, India
[3] IBM Corp, Semicond Res & Dev Ctr, Hopewell Jct, NY 12533 USA
[4] Tokyo Inst Technol, Frontier Res Ctr, Yokohama, Kanagawa 2268502, Japan
关键词
Circuit delays; CMOS; device performance; electrostatic integrity; gate-all-around (GAA); logic circuits; mixed-mode (MM) simulations; quantum confinement (QC); silicon nanowire (NW) field-effect transistor (FET); SIMULATION; TRANSPORT; MODEL;
D O I
10.1109/TED.2014.2335192
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a detailed 3-D numerical analysis is carried out to study and evaluate CMOS logic device and circuit performance of gate-all-around (GAA) Si nanowire (NW) field-effect transistors (FETs) operating in sub-22-nm CMOS technologies. Employing a coupled drift-diffusion room temperature carrier transport formulation, with 2-D quantum confinement effects, we numerically simulate Si GAA NWFET electrical characteristics. The simulation predictions, on the device performance, short channel effects, and their dependence on NW geometry scaling, are in good agreement with the Si NWFET experimental data reported in literature. Superior electrostatic integrity, OFF-state device performance, lower circuit delays, and faster switching in the Si GAA NWFET-based CMOS circuits are numerically demonstrated in comparison with an Si-on-insulator FinFET. The mixed-mode numerical simulations also predict low supply voltage operations for the Si NWFET-based logic circuits.
引用
收藏
页码:3066 / 3074
页数:9
相关论文
共 50 条
  • [1] INVESTIGATION ON CYLINDRICAL GATE ALL AROUND (GAA) TO NANOWIRE MOSFET FOR CIRCUIT APPLICATION
    Jena, Biswajit
    Pradhan, Kumar Prasannajit
    Sahu, Prasanna Kumar
    Dash, Sidharth
    Mishra, Guru Prasad
    Mohapatra, Sushanta Kumar
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2015, 28 (04) : 637 - 643
  • [2] Gate-All-Around Si-nanowire CMOS inverter logic fabricated using top-down approach
    Buddharaju, K. D.
    Singh, N.
    Rustagi, S. C.
    Teo, Selin H. G.
    Wong, L. Y.
    Tang, L. J.
    Tung, C. H.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    ESSDERC 2007: PROCEEDINGS OF THE 37TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2007, : 303 - 306
  • [3] Negative differential conductivity and carrier heating in gate-all-around Si nanowire FETs and its impact on CMOS logic circuits
    Nayak, Kaushik
    Bajaj, Mohit
    Konar, Aniruddha
    Oldiges, Philip J.
    Iwai, Hiroshi
    Murali, K. V. R. M.
    Rao, V. Ramgopal
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2014, 53 (04)
  • [4] Device Design for Gate-All-Around-Nanowire Tunneling CMOS-FETs of Axial Ge-Si Heterojunction Through Inverter Performance Evaluation
    Huang, Shengxi
    Wang, Z.
    Zhang, Jinyu
    Guan, Ximeng
    Yuan, Ze
    Moroz, Victor
    Wang, Yan
    Yu, Zhiping
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2012, 9 (04) : 510 - 515
  • [5] Impact of material properties and device architecture on the device performance for a gate all around nanowire tunneling FET
    Singh, S. K.
    Gupta, A.
    Yu, H. W.
    Nagarajan, V.
    Anandan, D.
    Kakkerla, R. K.
    Chang, E. Y.
    MATERIALS RESEARCH EXPRESS, 2017, 4 (11):
  • [6] An Analytical Gate-All-Around MOSFET Model for Circuit Simulation
    Lin, Kuan-Chou
    Ding, Wei-Wen
    Chiang, Meng-Hsueh
    ADVANCES IN MATERIALS SCIENCE AND ENGINEERING, 2015, 2015
  • [7] Fully gate-all-around silicon nanowire CMOS devices
    Singh, N.
    Buddharaju, K. D.
    Agarwal, A.
    Rustagi, S. C.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    SOLID STATE TECHNOLOGY, 2008, 51 (05) : 34 - 37
  • [8] Direct tunneling gate current of MOSFET and its impact on CMOS logic circuit
    Tang, D. (dftang@hnust.edu.cn), 1600, Central South University of Technology (44):
  • [9] Fully gate-all-around silicon nanowire CMOS devices
    Institute of Microelectronics, Singapore, Singapore
    Solid State Technol, 2008, 5 (34-37):
  • [10] Si-nanowire CMOS inverter logic fabricated using gate-all-around (GAA) devices and top-down approach
    Buddharaju, K. D.
    Singh, N.
    Rustagi, S. C.
    Teo, Selin H. G.
    Lo, G. Q.
    Balasubramanian, N.
    Kwong, D. L.
    SOLID-STATE ELECTRONICS, 2008, 52 (09) : 1312 - 1317