Test generation for open defects in CMOS circuits

被引:13
|
作者
Devtaprasanna, N. [1 ]
Gunda, A. [2 ]
Krishnamurthy, P. [2 ]
Reddy, S. M. [1 ]
Porneranz, I. [3 ]
机构
[1] Univ Iowa, Dept ECE, Iowa City, IA 52242 USA
[2] LSI Log Corp, Milpitas, CA 95035 USA
[3] Purdue Univ, Sch ECE, W Lafayette, IN 47907 USA
关键词
D O I
10.1109/DFT.2006.62
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Open defects in CMOS circuits require two-pattern tests for detection. Traditionally, the only two-pattern tests included in manufacturing test are those targeting transition delay faults. Such tests, however, do not provide complete coverage of all the open defects. In this paper we propose the use of a unified test set that detects all inline resistance faults which model interconnect open defects and all transistor stuck-open faults which model intra-gate open defects in order to obtain a comprehensive coverage of open defects. We also describe a method of generating the proposed test set using an ATPG program for transition delay faults whose sizes are comparable to transition delay fault based test set.
引用
收藏
页码:41 / +
页数:3
相关论文
共 50 条
  • [1] Test Generation for Open and Delay Faults in CMOS Circuits
    Wu, Cheng-Hung
    Lee, Kuen-Jong
    Reddy, Sudhakar M.
    2017 INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA), 2017, : 21 - 26
  • [2] CMOS standard cells characterization for open defects for test pattern generation
    Wielgus, Andrzej
    Pleskacz, Witold
    ELECTRON TECHNOLOGY CONFERENCE 2016, 2016, 10175
  • [3] UNIVERSAL TEST SET GENERATION FOR CMOS CIRCUITS
    CHEN, BY
    LEE, CL
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (03): : 313 - 323
  • [4] Universal test set generation for CMOS circuits
    Natl Chiao Tung Univ, Hsinchu, Taiwan
    J Electron Test Theory Appl JETTA, 3 (313-323):
  • [5] Impact of gate tunnelling leakage on CMOS circuits with full open defects
    Rodriguez-Montanes, R.
    Arumi, D.
    Figueras, J.
    Eichenberger, S.
    Hora, C.
    Kruseman, B.
    ELECTRONICS LETTERS, 2007, 43 (21) : 1140 - 1142
  • [6] TEST PATTERN GENERATION FOR STUCK-OPEN FAULTS USING STUCK-AT TEST SETS IN CMOS COMBINATIONAL-CIRCUITS
    LEE, HK
    HA, DS
    KIM, K
    26TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, 1989, : 345 - 350
  • [7] Hierarchical test generation for combinational circuits with real defects coverage
    Cibáková, T
    Fischerová, M
    Gramatová, E
    Kuzmicz, W
    Pleskauz, WA
    Raik, J
    Ubar, R
    MICROELECTRONICS RELIABILITY, 2002, 42 (07) : 1141 - 1149
  • [8] Automatic test pattern generation for interconnect open defects
    Spinner, Stefan
    Polian, Ilia
    Engelke, Piet
    Becker, Bernd
    Keim, Martin
    Cheng, Wu-Tung
    26TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2008, : 181 - +
  • [9] Probabilistic analysis of CMOS physical defects in VLSI circuits for test coverage improvement
    Blyzniuk, M
    Kazymyra, I
    Kuzmicz, W
    Pleskacz, WA
    Raik, J
    Ubar, R
    MICROELECTRONICS RELIABILITY, 2001, 41 (12) : 2023 - 2040
  • [10] Timed test generation for crosstalk switch failures in domino CMOS circuits
    Kundu, R
    Blanton, RD
    20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, : 379 - 385