Delay and Energy Efficient Modular Hybrid Adder for Signal Processor Architectures

被引:2
|
作者
Pramod, P. [1 ]
Shahana, T. K. [1 ]
机构
[1] Cochin Univ Sci & Technol, Sch Engn, Div Elect, Kochi, Kerala, India
关键词
Concatenation; Critical path delay; Hybrid adder; Incrementation; Power; Processor; RTL compiler; CARRY-SELECT ADDER; POWER;
D O I
10.1080/03772063.2019.1627917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this modern era, high-performance energy efficient devices/systems are the basic requirement for most of the real-time applications. Multiply-accumulate (MAC) units are the frequently used elements in majority of the signal processing architectures. In an MAC unit adders are the basic components. To this end, delay and energy efficient modular hybrid adders for various bit widths are presented. The adder structures are obtained by combining the concatenation and the incrementation schemes to a hybrid structure consisting of modified forms of ripple, carry look ahead, and carry skip adder sections so as to improve delay and energy efficiency. Two versions of hybrid adder architectures are proposed. For n-bit addition, the first adder architecture consists of m numbers of k-bit modified hybrid carry look ahead adder modules, k-bit final sum logic (FSL) stages and output fast carry logic (OFCL) stages. The second adder structure is obtained from the first adder structure by replacing FSL with modified FSL. The speed of addition is improved by the quick and parallel generation of end carry of concatenated adder stages by the modified look ahead carry generation blocks and by the transmission of carries through the modified carry skip action performed by the OFCL blocks. Cadence software with gpdk standard libraries of 45, 90 and 180 nm technology nodes are used for the design and implementation. The values of delay, PDP, and ADP obtained across technology in nm underline the dominance of the proposed adder architectures in terms of delay and energy and area efficiency..
引用
收藏
页码:924 / 934
页数:11
相关论文
共 50 条
  • [41] Future avionic system hybrid processor pooled architectures
    Lockheed Martin MST, Owego
    NY, United States
    不详
    NY, United States
    Annu. Forum Proc. AHS Int., January (915-928):
  • [42] A Family of Modular Area- and Energy-Efficient QRD-Accelerator Architectures
    Vishnoi, Upasna
    Noll, Tobias G.
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2013,
  • [43] Power efficient radar signal processor
    Salama, Y
    Fitzgerald, D
    Bright, G
    Rooks, J
    2005 IEEE International Radar, Conference Record, 2005, : 832 - 836
  • [44] An efficient FFT a algorithm for superscalar and VLIW processor architectures
    Basoglu, C
    Lee, W
    Kim, Y
    REAL-TIME IMAGING, 1997, 3 (06) : 441 - 453
  • [45] Synthesis of partitioned shared memory architectures for energy-efficient multi-processor SoC
    Patel, K
    Macii, E
    Poncino, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 700 - 701
  • [46] Space and execution efficient formats for modern processor architectures
    Simecek, I.
    Langr, D.
    2015 17TH INTERNATIONAL SYMPOSIUM ON SYMBOLIC AND NUMERIC ALGORITHMS FOR SCIENTIFIC COMPUTING (SYNASC), 2016, : 98 - 105
  • [47] Automated techniques for energy efficient scheduling on homogeneous and heterogeneous chip multi-processor architectures
    Zhang, Sushu
    Chatha, Karam S.
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 583 - 588
  • [48] A Runtime-Reconfigurable Operand Masking Technique for Energy-Efficient Approximate Processor Architectures
    Weissbrich, Moritz
    Garcia-Ortiz, Alberto
    Paya-Vaya, Guillermo
    2020 9TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2020,
  • [49] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [50] An Energy Efficient Hybrid Routing Strategy for Delay Tolerant Networks
    Thakur, Richa
    Bansal, K. L.
    Kappalli, Midhun
    2016 FOURTH INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND GRID COMPUTING (PDGC), 2016, : 720 - 725