Delay and Energy Efficient Modular Hybrid Adder for Signal Processor Architectures

被引:2
|
作者
Pramod, P. [1 ]
Shahana, T. K. [1 ]
机构
[1] Cochin Univ Sci & Technol, Sch Engn, Div Elect, Kochi, Kerala, India
关键词
Concatenation; Critical path delay; Hybrid adder; Incrementation; Power; Processor; RTL compiler; CARRY-SELECT ADDER; POWER;
D O I
10.1080/03772063.2019.1627917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this modern era, high-performance energy efficient devices/systems are the basic requirement for most of the real-time applications. Multiply-accumulate (MAC) units are the frequently used elements in majority of the signal processing architectures. In an MAC unit adders are the basic components. To this end, delay and energy efficient modular hybrid adders for various bit widths are presented. The adder structures are obtained by combining the concatenation and the incrementation schemes to a hybrid structure consisting of modified forms of ripple, carry look ahead, and carry skip adder sections so as to improve delay and energy efficiency. Two versions of hybrid adder architectures are proposed. For n-bit addition, the first adder architecture consists of m numbers of k-bit modified hybrid carry look ahead adder modules, k-bit final sum logic (FSL) stages and output fast carry logic (OFCL) stages. The second adder structure is obtained from the first adder structure by replacing FSL with modified FSL. The speed of addition is improved by the quick and parallel generation of end carry of concatenated adder stages by the modified look ahead carry generation blocks and by the transmission of carries through the modified carry skip action performed by the OFCL blocks. Cadence software with gpdk standard libraries of 45, 90 and 180 nm technology nodes are used for the design and implementation. The values of delay, PDP, and ADP obtained across technology in nm underline the dominance of the proposed adder architectures in terms of delay and energy and area efficiency..
引用
收藏
页码:924 / 934
页数:11
相关论文
共 50 条
  • [31] Power And Delay Efficient Exact Adder For Approximate Multiplier
    Kavipranesh, V. V.
    Janarthanan, J.
    Amruth, Naga T.
    Harisuriya, T. M.
    Prabhu, E.
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 1896 - 1899
  • [32] A Power-Delay Efficient Carry Select Adder
    Katreepalli, Raghava
    Meruguboina, Drona
    Haniotakis, Themistoklis
    2017 2ND INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2017, : 1234 - 1238
  • [33] An Energy and Delay-Efficient Partial Offloading Technique for Fog Computing architectures
    Bozorgchenani, Arash
    Tarchi, Daniele
    Corazza, Giovanni Emanuele
    GLOBECOM 2017 - 2017 IEEE GLOBAL COMMUNICATIONS CONFERENCE, 2017,
  • [34] COREA: Delay- and Energy-Efficient Approximate Adder Using Effective Carry Speculation
    Seok, Hyelin
    Seo, Hyoju
    Lee, Jungwon
    Kim, Yongtae
    ELECTRONICS, 2021, 10 (18)
  • [35] Area and power delay product efficient level restored hybrid full adder (LR-HFA)
    V. J. Arulkarthick
    Rajagopal Thiruvengadam
    Chakrapani Arvind
    K. Srihari
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 165 - 172
  • [36] MODULAR FAULT TOLERANT VLSI PARALLEL PROCESSOR ARCHITECTURES WITH DYNAMIC REDUNDANCY
    RAYAPATI, VN
    MICROELECTRONICS AND RELIABILITY, 1990, 30 (02): : 213 - 236
  • [37] Power Aware and Delay Efficient Hybrid CMOS Full-Adder for Ultra Deep Submicron Technology
    Konijeti, Narasimha Rao
    Ravindra, J. V. R.
    Yagateela, Pandurangaiah
    UKSIM-AMSS SEVENTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2013), 2013, : 697 - 700
  • [38] MULTI-CORE PROCESSOR FOR MONTGOMERY MODULAR MULTIPLIER ALGORITHM OF CARRY SAVE ADDER
    Prasad, Venkata Siva Ch
    Ravi, S.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 4952 - 4957
  • [39] Energy-Efficient Processor for Blind Signal Classification in Cognitive Radio Networks
    Rebeiz, Eric
    Yuan, Fang-Li
    Urriza, Paulo
    Markovic, Dejan
    Cabric, Danijela
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61 (02) : 587 - 599
  • [40] Area and power delay product efficient level restored hybrid full adder (LR-HFA)
    Arulkarthick, V. J.
    Thiruvengadam, Rajagopal
    Arvind, Chakrapani
    Srihari, K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 165 - 172