Delay and Energy Efficient Modular Hybrid Adder for Signal Processor Architectures

被引:2
|
作者
Pramod, P. [1 ]
Shahana, T. K. [1 ]
机构
[1] Cochin Univ Sci & Technol, Sch Engn, Div Elect, Kochi, Kerala, India
关键词
Concatenation; Critical path delay; Hybrid adder; Incrementation; Power; Processor; RTL compiler; CARRY-SELECT ADDER; POWER;
D O I
10.1080/03772063.2019.1627917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this modern era, high-performance energy efficient devices/systems are the basic requirement for most of the real-time applications. Multiply-accumulate (MAC) units are the frequently used elements in majority of the signal processing architectures. In an MAC unit adders are the basic components. To this end, delay and energy efficient modular hybrid adders for various bit widths are presented. The adder structures are obtained by combining the concatenation and the incrementation schemes to a hybrid structure consisting of modified forms of ripple, carry look ahead, and carry skip adder sections so as to improve delay and energy efficiency. Two versions of hybrid adder architectures are proposed. For n-bit addition, the first adder architecture consists of m numbers of k-bit modified hybrid carry look ahead adder modules, k-bit final sum logic (FSL) stages and output fast carry logic (OFCL) stages. The second adder structure is obtained from the first adder structure by replacing FSL with modified FSL. The speed of addition is improved by the quick and parallel generation of end carry of concatenated adder stages by the modified look ahead carry generation blocks and by the transmission of carries through the modified carry skip action performed by the OFCL blocks. Cadence software with gpdk standard libraries of 45, 90 and 180 nm technology nodes are used for the design and implementation. The values of delay, PDP, and ADP obtained across technology in nm underline the dominance of the proposed adder architectures in terms of delay and energy and area efficiency..
引用
收藏
页码:924 / 934
页数:11
相关论文
共 50 条
  • [21] Hybrid Brent Kung Adder with Modified Sum Generator For Energy Efficient Applications
    Ahamed, A. Niyas
    Madheswaran, M.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (12)
  • [22] Design of energy-efficient and high-speed hybrid decimal adder
    Mashayekhi, Negin
    Jaberipur, Ghassem
    Reshadinezhad, Mohammad Reza
    Moghimi, Shekoofeh
    JOURNAL OF SUPERCOMPUTING, 2025, 81 (03):
  • [23] An Architecture for Energy-efficient Hybrid Full Adder and its CMOS Implementation
    Bagaan, Madhu
    Pandey, Jai Gopal
    Dhiman, Gaurav
    2017 CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY (CICT), 2017,
  • [24] Searching for Energy-Efficient Hybrid Adder-Convolution Neural Networks
    Li, Wenshuo
    Chen, Xinghao
    Bai, Jinyu
    Ning, Xuefei
    Wang, Yunhe
    2022 IEEE/CVF CONFERENCE ON COMPUTER VISION AND PATTERN RECOGNITION WORKSHOPS, CVPRW 2022, 2022, : 1942 - 1951
  • [25] A CAD tool for the optimization of video signal processor architectures
    Kropp, H
    Schwiegershausen, M
    Pirsch, P
    1996 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, CONFERENCE PROCEEDINGS, VOLS 1-6, 1996, : 1244 - 1247
  • [26] EXPERT SYSTEM FOR DESIGNING DIGITAL SIGNAL PROCESSOR ARCHITECTURES
    SHIRAI, K
    TAKEZAWA, T
    MICROPROCESSORS AND MICROSYSTEMS, 1988, 12 (02) : 83 - 91
  • [27] Efficient modulo 2n+1 adder architectures
    Vergos, H. T.
    Efstathiou, C.
    INTEGRATION-THE VLSI JOURNAL, 2009, 42 (02) : 149 - 157
  • [28] On trellis codes with a delay processor and a signal mapper
    Ueng, YL
    Yeh, CJ
    Lin, MC
    IEEE TRANSACTIONS ON COMMUNICATIONS, 2002, 50 (12) : 1906 - 1917
  • [29] Optimization of Hybrid CMOS Designs Using a New Energy Efficient 1 Bit Hybrid Full Adder
    Lakshmi, S.
    Raj, Meenu C.
    Krishnadas, Deepti
    PROCEEDINGS OF THE 3RD INTERNATIONAL CONFERENCE ON COMMUNICATION AND ELECTRONICS SYSTEMS (ICCES 2018), 2018, : 905 - 908
  • [30] Design of Area-Delay Efficient Parallel Adder
    Ganesh, K. V.
    Rao, V. Malleswara
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND APPLICATIONS, 2017, 467 : 341 - 349