Delay and Energy Efficient Modular Hybrid Adder for Signal Processor Architectures

被引:2
|
作者
Pramod, P. [1 ]
Shahana, T. K. [1 ]
机构
[1] Cochin Univ Sci & Technol, Sch Engn, Div Elect, Kochi, Kerala, India
关键词
Concatenation; Critical path delay; Hybrid adder; Incrementation; Power; Processor; RTL compiler; CARRY-SELECT ADDER; POWER;
D O I
10.1080/03772063.2019.1627917
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this modern era, high-performance energy efficient devices/systems are the basic requirement for most of the real-time applications. Multiply-accumulate (MAC) units are the frequently used elements in majority of the signal processing architectures. In an MAC unit adders are the basic components. To this end, delay and energy efficient modular hybrid adders for various bit widths are presented. The adder structures are obtained by combining the concatenation and the incrementation schemes to a hybrid structure consisting of modified forms of ripple, carry look ahead, and carry skip adder sections so as to improve delay and energy efficiency. Two versions of hybrid adder architectures are proposed. For n-bit addition, the first adder architecture consists of m numbers of k-bit modified hybrid carry look ahead adder modules, k-bit final sum logic (FSL) stages and output fast carry logic (OFCL) stages. The second adder structure is obtained from the first adder structure by replacing FSL with modified FSL. The speed of addition is improved by the quick and parallel generation of end carry of concatenated adder stages by the modified look ahead carry generation blocks and by the transmission of carries through the modified carry skip action performed by the OFCL blocks. Cadence software with gpdk standard libraries of 45, 90 and 180 nm technology nodes are used for the design and implementation. The values of delay, PDP, and ADP obtained across technology in nm underline the dominance of the proposed adder architectures in terms of delay and energy and area efficiency..
引用
收藏
页码:924 / 934
页数:11
相关论文
共 50 条
  • [1] EFFICIENT NEW MODULAR SIGNAL PROCESSOR
    FISHER, JR
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 1976, 12 (05) : 667 - 667
  • [2] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    MohammadReza Taheri
    Nasim Shafiee
    Fazel Sharifi
    Mohammad Hossein Moaiyeri
    Keivan Navi
    Nader Bagherzadeh
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 135 - 151
  • [3] Energy efficient hybrid adder architecture
    Wimer, Shmuel
    Stanislavsky, Amnon
    INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 109 - 115
  • [4] Energy efficient hybrid full adder design for digital signal processing in nanoelectronics
    Taheri, MohammadReza
    Shafiee, Nasim
    Sharifi, Fazel
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Bagherzadeh, Nader
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 135 - 151
  • [5] Design of Delay Efficient Hybrid Adder for High Speed Applications
    Nithya, J.
    Ramesh, S. R.
    2019 5TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION SYSTEMS (ICACCS), 2019, : 374 - 378
  • [6] ZERO-DELAY LARGE SIGNAL CONVOLUTION USING MULTIPLE PROCESSOR ARCHITECTURES
    Jillings, Nicholas
    Reiss, Joshua D.
    Stables, Ryan
    2017 IEEE WORKSHOP ON APPLICATIONS OF SIGNAL PROCESSING TO AUDIO AND ACOUSTICS (WASPAA), 2017, : 339 - 343
  • [7] An Energy Efficient and Fast Hybrid Full Adder Circuit
    Hussain, Md. Shahbaz
    Kandpal, Jyoti
    Malik, Aiman
    Hasan, Mohd
    2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,
  • [8] Energy-Efficient Hybrid Adder Design by Using Inexact Lower Bits Adder
    Kim, Sunghyun
    Kim, Youngmin
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 355 - 357
  • [9] Energy-Delay Efficient Segmented Approximate Adder With Smart Chaining
    Karimi, Tayebeh
    Kamran, Arezoo
    IEEE TRANSACTIONS ON COMPUTERS, 2025, 74 (02) : 597 - 608
  • [10] EFFICIENT MAPPING OF ADVANCED SIGNAL PROCESSING ALGORITHMS ON MULTI-PROCESSOR ARCHITECTURES
    Manjunath, Bhavana B.
    Williams, Aaron S.
    Chakrabarti, Chaitali
    Papandreou-Suppappola, Antonia
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 269 - 274