An Innovative Fault-Tolerant Method for 2-D Mesh-Based Network-on-Chip Routing

被引:2
|
作者
Mohtashamzadeh, Mehdi [1 ]
Momeni, Ladan [1 ]
Rezazadeh, Arshin [1 ]
机构
[1] Islamic Azad Univ, Soosangerd Branch, Dept Comp Engn, Soosangerd, Iran
关键词
virtual channel; routing algorithm; wormhole switching; 2D-mesh interconnection networks; ALGORITHM;
D O I
10.1109/EMS.2011.54
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Fault-tolerant routing algorithms are key concerns in Network-on-Chip (NoC) communication. This paper proposes a high performance fault-tolerant routing algorithm based on Fault-Tolerant-Routing (FTR) as a new solution to decrease delay of the messages over the on-chip interconnection mesh networks. The FTR algorithm is a wormhole-switched routing for 2-D mesh networks and has been used for block faults. This algorithm uses virtual channels to pass faulty regions. We have improved the FTR algorithm to decrease message delays in the network without adding new extra virtual channels which led to an Improved-Fault-Tolerant-Algorithm (i-FTR). Moreover, to simulate FTR and i-FTR algorithms, same network conditions namely network size, message length and number of generated messages has been considered. It can be deduced from results that i-FTR performs better compared to FTR algorithm. Furthermore, results show that the interconnection network of NoC which has been used for i-FTR can deal with higher message rates and can tolerate higher traffic loads.
引用
收藏
页码:339 / 343
页数:5
相关论文
共 50 条
  • [41] An improved fault-tolerant routing algorithm for a Network-on-Chip derived with formal analysis
    Zhang, Zhen
    Serwe, Wendelin
    Wu, Jian
    Yoneda, Tomohiro
    Zheng, Hao
    Myers, Chris
    SCIENCE OF COMPUTER PROGRAMMING, 2016, 118 : 24 - 39
  • [42] A Fault-tolerant Hamiltonian-based Odd-Even Routing algorithm for Network-on-chip
    Hu, Cheng
    Meyer, Michael Conrad
    Jiang, Xin
    Watanabe, Takahiro
    35TH INTERNATIONAL TECHNICAL CONFERENCE ON CIRCUITS/SYSTEMS, COMPUTERS AND COMMUNICATIONS (ITC-CSCC 2020), 2020, : 217 - 222
  • [43] Ant Colony Optimization-Based Fault-Aware Routing in Mesh-Based Network-on-Chip Systems
    Hsin, Hsien-Kai
    Chang, En-Jui
    Lin, Chia-An
    Wu, An-Yeu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (11) : 1693 - 1705
  • [44] A Fault-tolerant Routing Method for 2D-mesh Network-on-Chips Based on Components of a Router
    Jojima, Yoshiki
    Fukushi, Masaru
    2016 IEEE 5TH GLOBAL CONFERENCE ON CONSUMER ELECTRONICS, 2016,
  • [45] A Power-Aware Fault Detection Scheme for 2D Mesh-Based Network-on-Chip Interconnects
    Bhowmik, Biswajit
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (02) : 256 - 272
  • [46] ERFAN: Efficient Reconfigurable Fault-Tolerant Deflection Routing Algorithm for 3-D Network-on-Chip
    Maabi, Somayeh
    Safaei, Farshad
    Rezaei, Amin
    Daneshtalab, Masoud
    Zhao, Dan
    2016 29TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2016, : 306 - 311
  • [47] Router-shared-pair mesh: a reconfigurable fault-tolerant network-on-chip architecture
    Chen, Yali
    Ren, Kaixin
    Gu, Naijie
    INTERNATIONAL JOURNAL OF EMBEDDED SYSTEMS, 2018, 10 (06) : 526 - 536
  • [48] Fault-Tolerant Network Interface for Spatial Division Multiplexing Based Network-on-Chip
    Das, Anup
    Kumar, Akash
    Veeravalli, Bharadwaj
    2012 7TH INTERNATIONAL WORKSHOP ON RECONFIGURABLE AND COMMUNICATION-CENTRIC SYSTEMS-ON-CHIP (RECOSOC), 2012,
  • [49] Power and Area Evaluation of a Fault-Tolerant Network-on-Chip
    Kadeed, Thawra
    Rambo, Eberle A.
    Ernst, Rolf
    2017 30TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2017, : 190 - 195
  • [50] Designing fault-tolerant network-on-chip router architecture
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Pedram, H.
    Zarandi, H. R.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1181 - 1192