共 50 条
- [41] A multi-precision floating-point adder [J]. PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 117 - 120
- [42] Signal aware energy efficient approach for low power full adder design with adiabatic logic [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
- [43] Signal aware energy efficient approach for low power full adder design with adiabatic logic [J]. Microsystem Technologies, 2022, 28 : 587 - 599
- [44] Low power floating point MAR - A comparative study [J]. ISSPA 2001: SIXTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOLS 1 AND 2, PROCEEDINGS, 2001, : 284 - 287
- [45] Comparison of pipelined IEEE-754 standard floating point adder with unpipelined adder [J]. JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2005, 64 (05): : 354 - 357
- [46] Low-Latency VLSI Architecture of a 3-Input Floating-Point Adder [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 180 - 183
- [47] Low power Optimum Design of BCD Adder in Reversible Logic [J]. 2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 215 - 218
- [48] Design and Analysis of FinFET based CSCPAL Low Power Adder [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 139 - 144
- [49] Low-voltage power-efficient adder design [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 461 - 464
- [50] Design & performance analysis of low power reversible residue adder [J]. International Journal of Hybrid Information Technology, 2016, 9 (09): : 93 - 102