A low power approach to floating point adder design

被引:7
|
作者
Pillai, RVK
AlKhalili, D
AlKhalili, AJ
机构
关键词
D O I
10.1109/ICCD.1997.628866
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper(1), we present a new architecture of a low power floating point adder, that is fast and has low latency. The functional partitioning of the adder into three distinct, inhibit controlled data paths allows activity reduction. During any given operation cycle, only one of the data paths is active, during which time, the logic assertion status of the circuit nodes of the other data paths are held at their previous states. Critical path delay and latency are reduced by incorporating speculative rounding and pseudo leading zero anticipation logic as well as data path simplifications. The proposed scheme offers a 10X reduction in power consumption in comparison to that of conventional high speed floating point adders that use leading zero anticipation logic, for IEEE single precision floating point data format. The reduction in power delay product is about 16X. The corresponding figures for double precision units are around 40X and 66X respectively.
引用
收藏
页码:178 / 185
页数:8
相关论文
共 50 条
  • [41] A multi-precision floating-point adder
    Ozbilen, Metin Mete
    Gok, Mustafa
    [J]. PRIME: 2008 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, PROCEEDINGS, 2008, : 117 - 120
  • [42] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Kumar, Dinesh
    Kumar, Manoj
    [J]. MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2022, 28 (02): : 587 - 599
  • [43] Signal aware energy efficient approach for low power full adder design with adiabatic logic
    Dinesh Kumar
    Manoj Kumar
    [J]. Microsystem Technologies, 2022, 28 : 587 - 599
  • [44] Low power floating point MAR - A comparative study
    Pillai, RVK
    Shah, SYA
    Al-Khalili, AJ
    Al-Khalili, D
    [J]. ISSPA 2001: SIXTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOLS 1 AND 2, PROCEEDINGS, 2001, : 284 - 287
  • [45] Comparison of pipelined IEEE-754 standard floating point adder with unpipelined adder
    Khare, K
    Singh, RP
    Khare, N
    [J]. JOURNAL OF SCIENTIFIC & INDUSTRIAL RESEARCH, 2005, 64 (05): : 354 - 357
  • [46] Low-Latency VLSI Architecture of a 3-Input Floating-Point Adder
    Guntoro, Andre
    Glesner, Manfred
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 180 - 183
  • [47] Low power Optimum Design of BCD Adder in Reversible Logic
    Tara, Nazma
    Sufian, Md. Kamal Ibne
    Islam, Md. Shafiqul
    Roy, Ganopati
    Sharmin, Selina
    [J]. 2017 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (IEEE WIECON-ECE 2017), 2017, : 215 - 218
  • [48] Design and Analysis of FinFET based CSCPAL Low Power Adder
    Jayashree, K. G.
    Priscilla, Lois S.
    Bhuvana, B. P.
    Bhaaskaran, Kanchana V. S.
    [J]. 2019 IEEE INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2019), 2019, : 139 - 144
  • [49] Low-voltage power-efficient adder design
    Margala, M
    Alonzo, R
    Chen, GQ
    Jasionowski, BJ
    Kraft, K
    Lay, M
    Lindner, J
    Popovic, M
    Suss, J
    [J]. 2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 461 - 464
  • [50] Design & performance analysis of low power reversible residue adder
    Ankush
    Singh Bhandari, Amandeep
    [J]. International Journal of Hybrid Information Technology, 2016, 9 (09): : 93 - 102