A low power approach to floating point adder design

被引:7
|
作者
Pillai, RVK
AlKhalili, D
AlKhalili, AJ
机构
关键词
D O I
10.1109/ICCD.1997.628866
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper(1), we present a new architecture of a low power floating point adder, that is fast and has low latency. The functional partitioning of the adder into three distinct, inhibit controlled data paths allows activity reduction. During any given operation cycle, only one of the data paths is active, during which time, the logic assertion status of the circuit nodes of the other data paths are held at their previous states. Critical path delay and latency are reduced by incorporating speculative rounding and pseudo leading zero anticipation logic as well as data path simplifications. The proposed scheme offers a 10X reduction in power consumption in comparison to that of conventional high speed floating point adders that use leading zero anticipation logic, for IEEE single precision floating point data format. The reduction in power delay product is about 16X. The corresponding figures for double precision units are around 40X and 66X respectively.
引用
收藏
页码:178 / 185
页数:8
相关论文
共 50 条
  • [31] Low Power Gate Diffusion Input Full Adder using Floating Body
    Park, Geuntae
    Kim, Youngmin
    [J]. 18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 337 - 338
  • [32] Hardware Design of a Binary Integer Decimal-based Floating-point Adder
    Tsen, Charles
    Gonzalez-Navarro, Sonia
    Schulte, Michael
    [J]. 2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 288 - +
  • [33] Direct Alignment algorithm for high-speed floating-point adder design
    Wang, HX
    Han, CD
    [J]. COMPUTER APPLICATIONS IN INDUSTRY AND ENGINEERING, 2003, : 272 - 275
  • [34] A design of high speed double precision floating point adder using macro modules
    Huang, Chi
    Wu, Xinyu
    Lai, Jimnei
    Sun, Chengshou
    Li, Gang
    [J]. ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : D11 - D12
  • [35] A Mathematical Approach Towards Quantization of Floating Point Weights in Low Power Neural Networks
    Devnath, Joydeep Kumar
    Surana, Neelam
    Mekie, Joycee
    [J]. 2020 33RD INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2020 19TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2020, : 177 - 182
  • [36] Variable latency pipelined floating-point adder
    Oberman, Stuart F.
    Flynn, Michael J.
    [J]. Lecture Notes in Computer Science, 1124
  • [37] Fast HUB Floating-Point Adder for FPGA
    Villalba, Julio
    Hormigo, Javier
    Gonzalez-Navarro, Sonia
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (06) : 1028 - 1032
  • [38] Gallium arsenide based floating point adder/subtractor
    Goel, AK
    Damastra, F
    Jesiek, B
    [J]. INTERNATIONAL SOCIETY FOR COMPUTERS AND THEIR APPLICATIONS 13TH INTERNATIONAL CONFERENCE ON COMPUTERS AND THEIR APPLICATIONS, 1998, : 348 - 351
  • [39] The implementation of the enhanced quantum floating-point adder
    Zhao, Shantao
    Li, Haisheng
    Li, Guiqiong
    Tang, Xiaohu
    [J]. MODERN PHYSICS LETTERS A, 2022, 37 (26)
  • [40] Efficient Implementation of Decimal Floating Point Adder in FPGA
    Huijing, Yang
    Fan, Yu
    Dandan, Han
    [J]. Telkomnika - Indonesian Journal of Electrical Engineering, 2013, 11 (10): : 5774 - 5781