High-speed low-power adder with a new logic style: Pseudo dynamic logic (SDL)

被引:0
|
作者
Chaji, GR [1 ]
Fakhraie, SM [1 ]
Smith, KC [1 ]
机构
[1] Univ Tehran, VLSI Circuits & Syst Lab, ECE Dept, Tehran, Iran
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high speed and low power adder is designed using a new logic-design style called Pseudo Dynamic Logic (SDL). Traditional dynamic logic is pre-charged to a default value and in evaluate phase is changed to its real logic, However, in this logic style, the internal nodes are charged to an intermediate pre-charge value, so that the evaluation is performed faster. A 32-bit CLA adder have been designed and simulated using HSPICE Level 49 parameters of a 0.6mum CMOS process. Simulated measurements on this adder show that the worst-case delay is 1.56ns. This shows 2.1 times speed improvement and 21.2% area saving in comparison to a domino dynamic logic design implemented with the same technology.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
  • [1] Pseudo dynamic logic (SDL): A high-speed and low-power dynamic logic family
    Chaji, GR
    Fakhraie, SM
    Smith, KC
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, PROCEEDINGS, 2002, : 245 - 248
  • [2] NEW HIGH-SPEED CMOS LOGIC - FASTER SPEED AND LOW-POWER
    CRAIG, S
    ELECTRONIC ENGINEERING, 1981, 53 (660): : 29 - &
  • [3] An alternative logic approach to implement high-speed low-power full adder cells
    Aguirre, M
    Linares, M
    SBCCI 2005: 18TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2005, : 166 - 171
  • [4] High-Speed and Low-Power Logic for SAR ADC
    Xu, Daiguo
    Xu, Shiliu
    2017 17TH IEEE INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY (ICCT 2017), 2017, : 1166 - 1170
  • [5] A Novel Low-Power and High-Speed Dynamic CMOS Logic Circuit Technique
    Sharroush, Sherif M.
    Abdalla, Yasser S.
    Dessouki, Ahmed A.
    El-Badawy, El-Sayed A.
    NRSC: 2009 NATIONAL RADIO SCIENCE CONFERENCE: NRSC 2009, VOLS 1 AND 2, 2009, : 606 - 613
  • [6] Dynamic current mode logic (DyCML): A new low-power high-performance logic style
    Allam, MW
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 550 - 558
  • [7] High-Speed Low-Power FinFET Based Domino Logic
    Rasouli, Seid Hadi
    Koike, Hanpei
    Banerjee, Kaustav
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 829 - +
  • [8] BICMOS NONTHRESHOLD LOGIC FOR HIGH-SPEED LOW-POWER APPLICATIONS
    BELLAOUAR, A
    ELMASRY, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (08) : 1165 - 1167
  • [9] GAAS MOSFET FOR LOW-POWER HIGH-SPEED LOGIC APPLICATIONS
    MIMURA, T
    YOKOYAMA, N
    KUSAKAWA, H
    SUYAMA, K
    FUKUTA, M
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1979, 26 (11) : 1828 - 1828
  • [10] FEEDBACK FET LOGIC - A ROBUST, HIGH-SPEED, LOW-POWER GAAS LOGIC FAMILY
    FULKERSON, DE
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1991, 26 (01) : 70 - 74