High-speed low-power adder with a new logic style: Pseudo dynamic logic (SDL)

被引:0
|
作者
Chaji, GR [1 ]
Fakhraie, SM [1 ]
Smith, KC [1 ]
机构
[1] Univ Tehran, VLSI Circuits & Syst Lab, ECE Dept, Tehran, Iran
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a high speed and low power adder is designed using a new logic-design style called Pseudo Dynamic Logic (SDL). Traditional dynamic logic is pre-charged to a default value and in evaluate phase is changed to its real logic, However, in this logic style, the internal nodes are charged to an intermediate pre-charge value, so that the evaluation is performed faster. A 32-bit CLA adder have been designed and simulated using HSPICE Level 49 parameters of a 0.6mum CMOS process. Simulated measurements on this adder show that the worst-case delay is 1.56ns. This shows 2.1 times speed improvement and 21.2% area saving in comparison to a domino dynamic logic design implemented with the same technology.
引用
收藏
页码:137 / 140
页数:4
相关论文
共 50 条
  • [41] Low-power high-speed full adder for portable electronic applications
    Tung, C. -K.
    Shieh, S. -H.
    Cheng, C. -H.
    ELECTRONICS LETTERS, 2013, 49 (17) : 1063 - 1064
  • [42] Low-power logic styles for full-adder circuits
    Quintana, JM
    Avedillo, MJ
    Jiménez, R
    Rodríguez-Villegas, E
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1417 - 1420
  • [43] High-speed low-power and low-power supply voltage dynamic comparator
    Xu, Daiguo
    Xu, Shiliu
    Chen, Guangbing
    ELECTRONICS LETTERS, 2015, 51 (23) : 1914 - 1915
  • [44] Low-Leakage and Low-Power Implementation of High-Speed 65nm Logic Gates
    Wu, Tsung-Yi
    Lu, Liang-Ying
    Liang, Cheng-Hsun
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 37 - 40
  • [45] LOW-POWER HIGH-SPEED INDIUM-PHOSPHIDE MISFET DIRECT-COUPLED LOGIC
    MESSICK, L
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1983, 30 (11) : 1601 - 1601
  • [46] Communication-Potential of the π-Gate InAs HEMTs for High-Speed and Low-Power Logic Applications
    Yao, Jing-Neng
    Lin, Yueh-Chin
    Wong, Ying-Chieh
    Huang, Ting-Jui
    Hsu, Heng-Tung
    Sze, Simon M.
    Chang, Edward Yi
    ECS JOURNAL OF SOLID STATE SCIENCE AND TECHNOLOGY, 2019, 8 (06) : P319 - P321
  • [47] PCFL3: A low-power, high-speed, single-ended logic family
    Kanan, R
    Declercq, MJ
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (09) : 1259 - 1269
  • [48] Low-power super-threshold FinFET domino logic circuits for high-speed applications
    Bo, Hong
    Jianping, Hu
    Dongmei, Li
    Chenghao, Han
    Open Automation and Control Systems Journal, 2014, 6 (01): : 907 - 912
  • [49] Reducing rename logic complexity for high-speed and low-power front- end architectures
    Sangireddy, R
    IEEE TRANSACTIONS ON COMPUTERS, 2006, 55 (06) : 672 - 685
  • [50] ELMMA: A new low power high-speed adder for RNS
    Patel, RA
    Benaissa, M
    Powell, N
    Boussakta, S
    2004 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, PROCEEDINGS, 2004, : 95 - 100