Interconnect-Driven Floorplanning with Noise-Aware Buffer Planning

被引:0
|
作者
Li, Katherine Shu-Min [1 ]
Ho, Yingchieh [2 ]
Chen, Liang-Bi [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
[2] Natl Dong Hwa Univ, Dept Elect Engn, Hualien, Taiwan
关键词
crosstalk; delay effects; insertion buffer; interconnect-driven floorplanning; noise-aware buffer planning; INSERTION; DELAY;
D O I
10.1587/transfun.E96.A.2467
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Crosstalk-induced noise has become a key problem in interconnect optimization when technology improves, spacing diminishes, and coupling capacitance/inductance increases. Buffer insertion/sizing is one of the most effective and popular techniques to reduce interconnect delay and decouple coupling effects. It is traditionally applied to post-layout optimization. However, it is obviously infeasible to insert/size hundreds of thousands buffers during the post-layout stage when most routing regions are occupied. Therefore, it is desirable to incorporate buffer planning into floorplanning to ensure timing closure and design convergence. In this paper, we first derive formulae of buffer insertion for timing and noise optimization, and then apply the formulae to compute the feasible regions for inserting buffers to meet both timing and noise constraints. Experimental results show that our approach achieves an average success rate of 80.9% (78.2%) of nets meeting timing constraints alone (both timing and noise constraints) and consumes an average extra area of only 0.49% (0.66%) over the given floorplan, compared with the average success rate of 75.6% of nets meeting timing constraints alone and an extra area of 1.33% by the BBP method proposed previously.
引用
收藏
页码:2467 / 2474
页数:8
相关论文
共 50 条
  • [41] Buffer block planning for interconnect planning and prediction
    Cong, J
    Kong, TM
    Pan, ZG
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2001, 9 (06) : 929 - 937
  • [42] Noise-aware image deconvolution with multidirectional filters
    Yang, Hang
    Zhu, Ming
    Huang, Heyan
    Zhang, Zhongbo
    [J]. APPLIED OPTICS, 2013, 52 (27) : 6792 - 6798
  • [43] FANATIC: FAst Noise-Aware TopIc Clustering
    Silburt, Ari
    Subasic, Anja
    Thompson, Evan
    Dsilva, Carmeline
    Fares, Tarec
    [J]. FINDINGS OF THE ASSOCIATION FOR COMPUTATIONAL LINGUISTICS, EMNLP 2021, 2021, : 650 - 663
  • [44] Inherent Noise-Aware Insect Swarm Simulation
    Wang, Xinjie
    Jin, Xiaogang
    Deng, Zhigang
    Zhou, Linling
    [J]. COMPUTER GRAPHICS FORUM, 2014, 33 (06) : 51 - 62
  • [45] Ensemble Clustering by Noise-Aware Graph Decomposition
    Chen, Mansheng
    Huang, Dong
    He, Mingkai
    Wang, Chang-Dong
    [J]. PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY: IOT AND SMART CITY (ICIT 2018), 2018, : 184 - 188
  • [46] A performance-driven floorplanning method with interconnect performance estimation
    Yamasaki, Shinya
    Nakaya, Shingo
    Wakabayashi, Shin'ichi
    Koide, Tetsushi
    [J]. 2002, Institute of Electronics, Information and Communication, Engineers, IEICE (E85-A)
  • [47] A performance-driven floorplanning method with interconnect performance estimation
    Yamasaki, S
    Nakaya, S
    Wakabayashi, S
    Koide, T
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12) : 2775 - 2784
  • [48] A buffer planning algorithm for chip-level floorplanning
    Song Chen
    Xianlong Hong
    Sheqin Dong
    Yuchun Ma
    Yici Cai
    Chung-Kuan Cheng
    Gu Jun
    [J]. Science in China Series F: Information Sciences, 2004, 47 : 763 - 776
  • [49] Buffer planning algorithm based on partial clustered floorplanning
    Ma, YC
    Hong, XL
    Dong, SQ
    Chen, S
    Cheng, CK
    [J]. 6TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2005, : 213 - 218
  • [50] Interconnect and thermal-aware floorplanning for 3D microprocessors
    Hung, W. -L.
    Link, G. M.
    Xie, Yuan
    Vijaykrishnan, N.
    Irwin, M. J.
    [J]. ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 98 - +