Interconnect-Driven Floorplanning with Noise-Aware Buffer Planning

被引:0
|
作者
Li, Katherine Shu-Min [1 ]
Ho, Yingchieh [2 ]
Chen, Liang-Bi [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
[2] Natl Dong Hwa Univ, Dept Elect Engn, Hualien, Taiwan
关键词
crosstalk; delay effects; insertion buffer; interconnect-driven floorplanning; noise-aware buffer planning; INSERTION; DELAY;
D O I
10.1587/transfun.E96.A.2467
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Crosstalk-induced noise has become a key problem in interconnect optimization when technology improves, spacing diminishes, and coupling capacitance/inductance increases. Buffer insertion/sizing is one of the most effective and popular techniques to reduce interconnect delay and decouple coupling effects. It is traditionally applied to post-layout optimization. However, it is obviously infeasible to insert/size hundreds of thousands buffers during the post-layout stage when most routing regions are occupied. Therefore, it is desirable to incorporate buffer planning into floorplanning to ensure timing closure and design convergence. In this paper, we first derive formulae of buffer insertion for timing and noise optimization, and then apply the formulae to compute the feasible regions for inserting buffers to meet both timing and noise constraints. Experimental results show that our approach achieves an average success rate of 80.9% (78.2%) of nets meeting timing constraints alone (both timing and noise constraints) and consumes an average extra area of only 0.49% (0.66%) over the given floorplan, compared with the average success rate of 75.6% of nets meeting timing constraints alone and an extra area of 1.33% by the BBP method proposed previously.
引用
收藏
页码:2467 / 2474
页数:8
相关论文
共 50 条
  • [21] An interconnect-driven design of a DFT processor
    Eckerbert, D
    Eriksson, H
    Larsson-Edefors, P
    Edman, A
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 569 - 572
  • [22] Fast substrate noise-aware floorplanning with preference directed graph for mixed-signal SOCs
    Cho, Minsik
    Shin, Hongjoong
    Pan, David Z.
    [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 765 - 770
  • [23] Routability-driven repeater block planning for interconnect-centric floorplanning
    Sarkar, P
    Koh, HK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (05) : 660 - 671
  • [24] On Improving Optimization Effectiveness in Interconnect-driven Physical Synthesis
    Saxena, Prashant
    Khandelwal, Vishal
    Qiao, Changge
    Ho, Pei-Hsin
    Lin, J. -C.
    Iyer, Mahesh A.
    [J]. ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 51 - 58
  • [25] Interconnect-driven short-circuit power modeling
    Eckerbert, D
    Larsson-Edefors, P
    [J]. EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 414 - 421
  • [26] Simultaneous floorplanning and buffer block planning
    Jiang, IHR
    Chang, YW
    Jou, JY
    Chao, KY
    [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 431 - 434
  • [27] Noise-Aware Quantum Amplitude Estimation
    Herbert, Steven
    Williams, Ifan
    Guichard, Roland
    Ng, Darren
    [J]. IEEE Transactions on Quantum Engineering, 2024, 5
  • [28] NaPer: A TSV Noise-Aware Placer
    Lee, Yu-Min
    Pan, Kuan-Te
    Chen, Chun
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (05) : 1703 - 1713
  • [29] Interconnect-Driven Layout-Aware Multiple Scan Tree Synthesis for Test Time, Data Compression and Routing Optimization
    Li, Katherine Shu-Min
    Huang, Jr-Yang
    [J]. PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 63 - 68
  • [30] Buffer/Flip-Flop Block Planning for Power-Integrity-Driven Floorplanning
    Pan, Hsin-Hua
    Chen, Hung-Ming
    Chang, Chia-Yi
    [J]. ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 488 - +