共 50 条
- [21] An interconnect-driven design of a DFT processor [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL V: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 569 - 572
- [22] Fast substrate noise-aware floorplanning with preference directed graph for mixed-signal SOCs [J]. ASP-DAC 2006: 11TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 2006, : 765 - 770
- [24] On Improving Optimization Effectiveness in Interconnect-driven Physical Synthesis [J]. ISPD 2009 ACM INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2009, : 51 - 58
- [25] Interconnect-driven short-circuit power modeling [J]. EUROMICRO SYMPOSIUM ON DIGITAL SYSTEMS DESIGN, PROCEEDINGS, 2001, : 414 - 421
- [26] Simultaneous floorplanning and buffer block planning [J]. ASP-DAC 2003: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2003, : 431 - 434
- [27] Noise-Aware Quantum Amplitude Estimation [J]. IEEE Transactions on Quantum Engineering, 2024, 5
- [29] Interconnect-Driven Layout-Aware Multiple Scan Tree Synthesis for Test Time, Data Compression and Routing Optimization [J]. PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 63 - 68
- [30] Buffer/Flip-Flop Block Planning for Power-Integrity-Driven Floorplanning [J]. ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 488 - +