Interconnect-Driven Floorplanning with Noise-Aware Buffer Planning

被引:0
|
作者
Li, Katherine Shu-Min [1 ]
Ho, Yingchieh [2 ]
Chen, Liang-Bi [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
[2] Natl Dong Hwa Univ, Dept Elect Engn, Hualien, Taiwan
关键词
crosstalk; delay effects; insertion buffer; interconnect-driven floorplanning; noise-aware buffer planning; INSERTION; DELAY;
D O I
10.1587/transfun.E96.A.2467
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Crosstalk-induced noise has become a key problem in interconnect optimization when technology improves, spacing diminishes, and coupling capacitance/inductance increases. Buffer insertion/sizing is one of the most effective and popular techniques to reduce interconnect delay and decouple coupling effects. It is traditionally applied to post-layout optimization. However, it is obviously infeasible to insert/size hundreds of thousands buffers during the post-layout stage when most routing regions are occupied. Therefore, it is desirable to incorporate buffer planning into floorplanning to ensure timing closure and design convergence. In this paper, we first derive formulae of buffer insertion for timing and noise optimization, and then apply the formulae to compute the feasible regions for inserting buffers to meet both timing and noise constraints. Experimental results show that our approach achieves an average success rate of 80.9% (78.2%) of nets meeting timing constraints alone (both timing and noise constraints) and consumes an average extra area of only 0.49% (0.66%) over the given floorplan, compared with the average success rate of 75.6% of nets meeting timing constraints alone and an extra area of 1.33% by the BBP method proposed previously.
引用
收藏
页码:2467 / 2474
页数:8
相关论文
共 50 条
  • [31] A noise-aware feature selection approach for classification
    Sabzekar, Mostafa
    Aydin, Zafer
    [J]. SOFT COMPUTING, 2021, 25 (08) : 6391 - 6400
  • [32] A Noise-aware Enhancement Method for Underexposed Images
    Chien, Chien-Cheng
    Kinoshita, Yuma
    Kiya, Hitoshi
    [J]. 2019 4TH IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - ASIA (IEEE ICCE-ASIA 2019), 2019, : 131 - 134
  • [33] Area-driven decoupling capacitance allocation in noise-aware floorplan for signal integrity
    Yan, Jin-Tai
    Chen, Zhi-Wei
    Wu, Ming-Yuen
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 3395 - 3398
  • [34] A noise-aware feature selection approach for classification
    Mostafa Sabzekar
    Zafer Aydin
    [J]. Soft Computing, 2021, 25 : 6391 - 6400
  • [35] OPTIMAL NOISE-AWARE IMAGING WITH SWITCHABLE PREFILTERS
    Gong, Zilai
    Tanaka, Masayuki
    Monno, Yusuke
    Okutomi, Masatoshi
    [J]. 2022 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP, 2022, : 2771 - 2775
  • [36] Noise-Aware Framework for Robust Visual Tracking
    Li, Shengjie
    Zhao, Shuai
    Cheng, Bo
    Chen, Junliang
    [J]. IEEE TRANSACTIONS ON CYBERNETICS, 2022, 52 (02) : 1179 - 1192
  • [37] Survey on Quantum Noise-aware Machine Learning
    Lu, Chao
    Kundu, Shamik
    Arunachalam, Ayush
    Basu, Kanad
    [J]. PROCEEDINGS OF THE 2022 15TH IEEE DALLAS CIRCUITS AND SYSTEMS CONFERENCE (DCAS 2022), 2022,
  • [38] A Noise-Aware Coding Scheme for Texture Classification
    Shoyaib, Mohammad
    Abdullah-Al-Wadud, M.
    Chae, Oksam
    [J]. SENSORS, 2011, 11 (08) : 8028 - 8044
  • [39] Noise-aware driver Modeling for nanometer technology
    Bai, XL
    Chandra, R
    Dey, S
    Srinivas, PV
    [J]. 4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 177 - 182
  • [40] Noise-Aware Network Embedding for Multiplex Network
    Chu, Xiaokai
    Fan, Xinxin
    Yao, Di
    Zhang, Chen-Lin
    Huang, Jianhui
    Bi, Jingping
    [J]. 2019 INTERNATIONAL JOINT CONFERENCE ON NEURAL NETWORKS (IJCNN), 2019,