共 50 条
- [2] Low-Leakage Hybrid FinFET SRAM Cell with Asymmetrical Gate Overlap/Underlap Bitline Access Transistors for Enhanced Read Data Stability [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2331 - 2334
- [3] Asymmetrical SRAM cells with enhanced read and write margins [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 162 - +
- [4] Static Read Stability and Write Ability Metrics in FinFET based SRAM Considering Read and Write-Assist Circuits [J]. 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 833 - 836
- [5] Asymmetrical Write-Assist for Single-Ended SRAM Operation [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 101 - 104
- [8] Underlap Engineered Eight-Transistor SRAM Cell for Stronger Data Stability Enhanced Write Ability and Suppressed Leakage Power Consumption [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 25 - 28
- [9] A Novel 6T SRAM Cell with Asymmetrically Gate Underlap Engineered FinFETs for Enhanced Read Data Stability and Write Ability [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 353 - 358