Write Assist SRAM Cell with Asymmetrical Bitline Access Transistors for Enhanced Data Stability and Write Ability

被引:1
|
作者
Salahuddin, Shairfe Muhammad [1 ]
Kursun, Volkan [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Kowloon, Hong Kong, Peoples R China
关键词
Memory cache; data stability; write ability; CIRCUITS; FINFET; READ;
D O I
10.1142/S0218126616400090
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A novel six-transistor static random-access memory (6T SRAM) cell is proposed in this paper for enhancing the data stability and write ability as compared to the conventional memory circuits. Asymmetrically gate overlapped / underlapped FinFETs are employed as bitline access transistors in the proposed SRAM cell. The strength of the asymmetrical bitline access transistors are weakened during read operations. Furthermore, voltage transfer characteristics (VTCs) of cross-coupled inverters have narrower transition regions in the new SRAM cell as compared to the conventional SRAM cells. The proposed SRAM cell thereby provides stronger read data stability as compared to the conventional symmetrical SRAM cells. The strength of bitline access transistors are enhanced during write operations as the direction of current flow is reversed in the new asymmetrical SRAM cell. The power supply voltage of a selected word floats during write operations. The write voltage margin is thereby significantly increased with the proposed SRAM cell as compared to the conventional SRAM cells. The read data stability and write ability are both enhanced by up to 51.7% and 65.5%, respectively, with the proposed SRAM cell as compared to the conventional symmetrical six-FinFET SRAM cells in a 15 nm FinFET technology.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] FinFET SRAM Cells with Asymmetrical Bitline Access Transistors for Enhanced Read Stability
    Salahuddin, Shairfe Muhammad
    Kursun, Volkan
    Jiao, Hailong
    [J]. TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2015, 16 (06) : 293 - 302
  • [2] Low-Leakage Hybrid FinFET SRAM Cell with Asymmetrical Gate Overlap/Underlap Bitline Access Transistors for Enhanced Read Data Stability
    Salahuddin, Shairfe Muhammad
    Jiao, Hailong
    Kursun, Volkan
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2331 - 2334
  • [3] Asymmetrical SRAM cells with enhanced read and write margins
    Kim, Keunwoo
    Kim, Jae-Joon
    Chuang, Ching-Te
    [J]. 2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 162 - +
  • [4] Static Read Stability and Write Ability Metrics in FinFET based SRAM Considering Read and Write-Assist Circuits
    Jeong, Hanwool
    Yang, Younghwi
    Lee, Junha
    Kim, Jisu
    Jung, Seong-Ook
    [J]. 2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 833 - 836
  • [5] Asymmetrical Write-Assist for Single-Ended SRAM Operation
    Lin, Jihi-Yu
    Tu, Ming-Hsien
    Tsai, Ming-Chien
    Jou, Shyh-Jye
    Chuang, Ching-Te
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 101 - 104
  • [6] Bitline Charge-Recycling SRAM Write Assist Circuitry for VMIN Improvement and Energy Saving
    Jeong, Hanwool
    Oh, Se Hyeok
    Oh, Tae Woo
    Kim, Hoonki
    Park, Chang Nam
    Rim, Woojin
    Song, Taejoong
    Jung, Seong-Ook
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (03) : 896 - 906
  • [7] Single-Ended Subthreshold SRAM With Asymmetrical Write/Read-Assist
    Tu, Ming-Hsien
    Lin, Jihi-Yu
    Tsai, Ming-Chien
    Jou, Shyh-Jye
    Chuang, Ching-Te
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (12) : 3039 - 3047
  • [8] Underlap Engineered Eight-Transistor SRAM Cell for Stronger Data Stability Enhanced Write Ability and Suppressed Leakage Power Consumption
    Salahuddin, Shairfe Muhammad
    Kursun, Volkan
    [J]. 2013 IEEE 20TH INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2013, : 25 - 28
  • [9] A Novel 6T SRAM Cell with Asymmetrically Gate Underlap Engineered FinFETs for Enhanced Read Data Stability and Write Ability
    Salahuddin, Shairfe Muhammad
    Jiao, Hailong
    Kursun, Volkan
    [J]. PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 353 - 358
  • [10] A read-disturb-free and write-ability enhanced 9T SRAM with data-aware write operation
    Lv, Jiaxun
    Wang, Zilin
    Huang, Maohang
    He, Yajuan
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (01) : 23 - 37