Yield-Enhancement Schemes for Multicore Processor and Memory Stacked 3D ICs

被引:0
|
作者
Huang, Yu-Jen [1 ]
Li, Jin-Fu [2 ]
机构
[1] Taiwan Semicond Mfg Corp, Hsinchu, Taiwan
[2] Natl Cent Univ, Dept Elect Engn, Adv Reliable Syst Lab, Jhongli, Taiwan
关键词
Algorithms; Design; Reliability; SELF-REPAIR SCHEME; 3-D; DESIGN;
D O I
10.1145/2567933
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A three-dimensional (3D) integrated circuit (IC) with multiple dies vertically connected by through-silicon-via (TSV) offers many benefits over current 2D ICs. Multicore logic-memory die stacking has been considered as one candidate for 3D ICs by utilizing the TSV to provide high data bandwidth between logic and memory. However, 3D ICs suffer from the low-yield issue. This article proposes effective yield-enhancement techniques for multicore die-stacked 3D ICs. Two reconfiguration schemes are proposed to logically swap the positions of cores in the dies of 3D ICs such that the yield of 3D ICs is increased. Two algorithms also are proposed to determine the reconfiguration effectively. Simulation results show that the proposed reconfiguration schemes can achieve a yield gain ranging from 1% to 11%.
引用
收藏
页数:22
相关论文
共 50 条
  • [1] Yield-Enhancement Techniques for 3D Random Access Memories
    Chou, Che-Wei
    Huang, Yu-Jen
    Li, Jin-Fu
    [J]. 2010 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AUTOMATION AND TEST (VLSI-DAT), 2010, : 104 - 107
  • [2] Yield and Reliability Enhancement for 3D ICs
    Jiang, Li
    Xu, Qiang
    [J]. 2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [3] YIELD-ENHANCEMENT TECHNIQUES IN SEMICONDUCTOR MEMORY
    SANDER, WB
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1972, SC 7 (04) : 298 - &
  • [4] Yield Enhancement for 3D-Stacked ICs: Recent Advances and Challenges
    Xu, Qiang
    Jiang, Li
    Li, Huiyun
    Eklow, Bill
    [J]. 2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 731 - 737
  • [5] Co-design of multicore architectures and microfluidic cooling for 3D stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamnchili, Sudhakar
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (12) : 1814 - 1821
  • [6] Yield Improvement and Test Cost Optimization for 3D Stacked ICs
    Hamdioui, Said
    Taouil, Mottaqiallah
    [J]. 2011 20TH ASIAN TEST SYMPOSIUM (ATS), 2011, : 480 - 485
  • [7] Co-Design of Multicore Architectures and Microfluidic Cooling for 3D Stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamanchili, Sudhakar
    [J]. 2013 19TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2013, : 237 - 242
  • [8] On Maximizing the Compound Yield for 3D Wafer-to-Wafer Stacked ICs
    Taouil, Mottaqiallah
    Hamdioui, Said
    Verbree, Jouke
    Marinissen, Erik Jan
    [J]. INTERNATIONAL TEST CONFERENCE 2010, 2010,
  • [9] Air Cooling Limits of 3D Stacked Logic Processor and Memory Dies
    Kumari, Niru
    Shih, Rocky
    Escobar-Vargas, Sergio
    Cader, Tahir
    Govyadinov, Alexander
    Anthony, Sarah
    Bash, Cullen
    [J]. 2014 IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2014, : 92 - 97
  • [10] Low-Power Motion Estimation Processor with 3D Stacked Memory
    Zhang, Shuping
    Zhou, Jinjia
    Zhou, Dajiang
    Kimura, Shinji
    Goto, Satoshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (07) : 1431 - 1441