Low-Power Motion Estimation Processor with 3D Stacked Memory

被引:0
|
作者
Zhang, Shuping [1 ]
Zhou, Jinjia [1 ]
Zhou, Dajiang [1 ]
Kimura, Shinji [1 ]
Goto, Satoshi [2 ]
机构
[1] Waseda Univ, Kitakyushu, Fukuoka 8080135, Japan
[2] Waseda Univ, Grad Sch Informat Prod & Syst, Kitakyushu, Fukuoka 8080135, Japan
关键词
3DIC design; motion estimation processor; low power design; memory stacking;
D O I
10.1587/transfun.E98.A.1431
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Motion estimation (ME) is a key encoding component of almost all modern video coding standards. ME contributes significantly to video coding efficiency, but, it also consumes the most power of any component in a video encoder. In this paper, an ME processor with 3D stacked memory architecture is proposed to reduce memory and core power consumption. First, a memory die is designed and stacked with ME die. By adding face-to-face (F2F) pads and through-silicon-via (TSV) definitions, 2D electronic design automation (EDA) tools can be extended to support the proposed 3D stacking architecture. Moreover, a special memory controller is applied to control data transmission and timing between the memory die and the ME processor die. Finally, a 3D physical design is completed for the entire system. This design includes TSV/F2F placement, floor plan optimization, and power network generation. Compared to 2D technology, the number of input/output (IO) pins is reduced by 77%. After optimizing the floor plan of the processor die and memory die, the routing wire lengths are reduced by 13.4% and 50%, respectively. The stacking static random access memory contributes the most power reduction in this work. The simulation results show that the design can support real-time 720p @ 60 fps encoding at 8MHz using less than 65mW in power, which is much better compared to the state-of-the-art ME processor.
引用
收藏
页码:1431 / 1441
页数:11
相关论文
共 50 条
  • [1] A Low Power 720p Motion Estimation Processor with 3D Stacked Memory
    Zhang, Shuping
    Zhou, Jinjia
    Zhou, Dajiang
    Goto, Satoshi
    2014 22ND INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2014,
  • [2] A low-power video motion estimation array processor
    Yeh, GK
    Lu, YW
    Burr, JB
    1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 162 - 163
  • [3] A low-power analog motion estimation processor for digital video coding
    Panovic, M
    Demosthenous, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (03) : 673 - 683
  • [4] Low-power systolic array processor architecture for FSBM video motion estimation
    Jiang, M.
    Crookes, D.
    Davidson, S.
    Turner, R.
    ELECTRONICS LETTERS, 2006, 42 (20) : 1146 - 1148
  • [5] Power estimation starategies for a low-power security processor
    Lee, Yen-Fong
    Huang, Shi-Yu
    Hsu, Sheng-Yu
    Chen, I-Ling
    Shieh, Cheng-Tao
    Lin, Jian-Cheng
    Chang, Shih-Chieh
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 367 - 371
  • [6] Evaluation of Energy-Recovering Interconnects for Low-Power 3D Stacked ICs
    Asimakopoulos, P.
    Van der Plas, G.
    Yakovlev, A.
    Marchal, P.
    2009 IEEE INTERNATIONAL CONFERENCE ON 3D SYSTEMS INTEGRATION, 2009, : 110 - +
  • [7] A low-power monolithically stacked 3D-TCAM
    Lin, Mingjie
    Luo, Jianying
    Ma, Yaling
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3318 - +
  • [8] Low-power 2D motion estimation architecture with complementary embedded memory banks
    Kim, KS
    Lee, K
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2000, 10 (5-6) : 229 - 237
  • [9] Air Cooling Limits of 3D Stacked Logic Processor and Memory Dies
    Kumari, Niru
    Shih, Rocky
    Escobar-Vargas, Sergio
    Cader, Tahir
    Govyadinov, Alexander
    Anthony, Sarah
    Bash, Cullen
    2014 IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2014, : 92 - 97
  • [10] A low power implementation for the motion estimation processor
    Jou, JM
    Shiau, YH
    Zheng, BR
    2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 220 - 223