Air Cooling Limits of 3D Stacked Logic Processor and Memory Dies

被引:0
|
作者
Kumari, Niru [1 ]
Shih, Rocky [1 ]
Escobar-Vargas, Sergio [1 ]
Cader, Tahir [1 ]
Govyadinov, Alexander [1 ]
Anthony, Sarah [1 ]
Bash, Cullen [1 ]
机构
[1] Hewlett Packard Corp, Palo Alto, CA 94304 USA
关键词
3D stack; 3D IC stack; thermal management;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-Silicon-Vias (TSVs) enable 3D stack of logic processor and memory dies with significant improvement in latency and energy efficiency of large memory-bound computations. However, additional layers of memory die increase IC package thermal resistance. Thermal management has been identified as a key challenge to achieve high computation power and memory density in the same package. In this paper we present a numerical study on temperature mapping of 3D stacked dies in air-cooled package. We consider DRAM based memory with low power, mid power, and high power logic processors. We study the effect of logic processor power and number of memory dies on the temperature profile. This study provides thermally viable design space of compute-power to memory-size.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [1] Thermal Management of 3D Stacked Dies with Air Convection and Water Cooling Methods
    Qiu, Delong
    Cao, Liqiang
    Wu, Xiaomeng
    Hou, Fengze
    Zhang, Jing
    Wang, Qidong
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 839 - 844
  • [2] Experimental and numerical study of 3D stacked dies under forced air cooling and water immersion cooling
    Qiu, Delong
    Cao, Liqiang
    Wang, Qidong
    Hou, Fengze
    Wang, Xugang
    [J]. MICROELECTRONICS RELIABILITY, 2017, 74 : 34 - 43
  • [3] 3D processor module uses stacked logic chips
    不详
    [J]. SOLID STATE TECHNOLOGY, 1996, 39 (09) : 48 - 48
  • [4] Understanding the Impact of Air and Microfluidics Cooling on Performance of 3D Stacked Memory Systems
    Hassan, Syed Minhaj
    Yalamanchili, Sudhakar
    [J]. MEMSYS 2016: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2016, : 387 - 394
  • [5] Interconnect Test for 3D Stacked Memory-on-Logic
    Taouil, Mottaqiallah
    Masadeh, Mahmoud
    Hamdioui, Said
    Marinissen, Erik Jan
    [J]. 2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [6] Passive Immersion Cooling of 3-D Stacked Dies
    Geisler, K. J. L.
    Bar-Cohen, A.
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (03): : 557 - 565
  • [7] Passive immersion cooling of 3-D stacked dies
    Geisler, Karl J. L.
    Bar-Cohen, Avram
    [J]. IPACK 2007: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2007, VOL 1, 2007, : 439 - 452
  • [8] Low-Power Motion Estimation Processor with 3D Stacked Memory
    Zhang, Shuping
    Zhou, Jinjia
    Zhou, Dajiang
    Kimura, Shinji
    Goto, Satoshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2015, E98A (07) : 1431 - 1441
  • [9] Design and Analysis of 3D-MAPS (3D Massively Parallel Processor with Stacked Memory)
    Kim, Dae Hyun
    Athikulwongse, Krit
    Healy, Michael B.
    Hossain, Mohammad M.
    Jung, Moongon
    Khorosh, Ilya
    Kumar, Gokul
    Lee, Young-Joon
    Lewis, Dean L.
    Lin, Tzu-Wei
    Liu, Chang
    Panth, Shreepad
    Pathak, Mohit
    Ren, Minzhen
    Shen, Guanhao
    Song, Taigon
    Woo, Dong Hyuk
    Zhao, Xin
    Kim, Joungho
    Choi, Ho
    Loh, Gabriel H.
    Lee, Hsien-Hsin S.
    Lim, Sung Kyu
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 2015, 64 (01) : 112 - 125
  • [10] H3 (Heterogeneity in 3D): A Logic-on-logic 3D-stacked Heterogeneous Multi-core Processor
    Srinivasan, Vinesh
    Chowdhury, Rangeen Basu Roy
    Forbes, Elliott
    Widialaksono, Randy
    Zhang, Zhenqain
    Schabel, Joshua
    Ku, Sungkwan
    Lipa, Steve
    Rotenberg, Eric
    Davis, W. Rhett
    Franzon, Paul D.
    [J]. 2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 145 - 152