Air Cooling Limits of 3D Stacked Logic Processor and Memory Dies

被引:0
|
作者
Kumari, Niru [1 ]
Shih, Rocky [1 ]
Escobar-Vargas, Sergio [1 ]
Cader, Tahir [1 ]
Govyadinov, Alexander [1 ]
Anthony, Sarah [1 ]
Bash, Cullen [1 ]
机构
[1] Hewlett Packard Corp, Palo Alto, CA 94304 USA
关键词
3D stack; 3D IC stack; thermal management;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Through-Silicon-Vias (TSVs) enable 3D stack of logic processor and memory dies with significant improvement in latency and energy efficiency of large memory-bound computations. However, additional layers of memory die increase IC package thermal resistance. Thermal management has been identified as a key challenge to achieve high computation power and memory density in the same package. In this paper we present a numerical study on temperature mapping of 3D stacked dies in air-cooled package. We consider DRAM based memory with low power, mid power, and high power logic processors. We study the effect of logic processor power and number of memory dies on the temperature profile. This study provides thermally viable design space of compute-power to memory-size.
引用
收藏
页码:92 / 97
页数:6
相关论文
共 50 条
  • [41] Optimizing power efficiency for 3D stacked GPU-in-memory architecture
    Wen, Wen
    Yang, Jun
    Zhang, Youtao
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2017, 49 : 44 - 53
  • [42] Co-design of multicore architectures and microfluidic cooling for 3D stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamnchili, Sudhakar
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (12) : 1814 - 1821
  • [43] IMCI: an efficient fingerprint retrieval approach based on 3D stacked memory
    Wen Cheng
    Ran Cai
    Lingfang Zeng
    Dan Feng
    André Brinkmann
    Yang Wang
    [J]. Science China Information Sciences, 2020, 63
  • [44] A Novel Conduction-Convection based Cooling Solution for 3D Stacked Electronics
    Kota, Krishna
    Hidalgo, Pablo
    Joshi, Yogendra
    Glezer, Ari
    [J]. 26TH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 2010, 2010, : 33 - 40
  • [45] Post-Bond Interconnect Test and Diagnosis for 3-D Memory Stacked on Logic
    Taouil, Mottaqiallah
    Masadeh, Mahmoud
    Hamdioui, Said
    Marinissen, Erik Jan
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (11) : 1860 - 1872
  • [46] IMCI: an efficient fingerprint retrieval approach based on 3D stacked memory
    Cheng, Wen
    Cai, Ran
    Zeng, Lingfang
    Feng, Dan
    Brinkmann, Andre
    Wang, Yang
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2020, 63 (07)
  • [47] IMCI: an efficient fingerprint retrieval approach based on 3D stacked memory
    Wen CHENG
    Ran CAI
    Lingfang ZENG
    Dan FENG
    André BRINKMANN
    Yang WANG
    [J]. Science China(Information Sciences), 2020, 63 (07) : 233 - 235
  • [48] Exploring the Vulnerability of CMPs to Soft Errors with 3D Stacked Nonvolatile Memory
    Sun, Guangyu
    Kursun, Eren
    Rivers, Jude A.
    Xie, Yuan
    [J]. ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2013, 9 (03)
  • [49] Post-Bond Interconnect Test and Diagnosis for 3-D Memory Stacked on Logic
    Department of Computer Engineering, Delft University of Technology, Delft CD
    2628, Netherlands
    不详
    21163, Jordan
    不详
    B-3001, Belgium
    [J]. IEEE Trans Comput Aided Des Integr Circuits Syst, 11 (1860-1872):
  • [50] Co-Design of Multicore Architectures and Microfluidic Cooling for 3D Stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamanchili, Sudhakar
    [J]. 2013 19TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2013, : 237 - 242