Co-Design of Multicore Architectures and Microfluidic Cooling for 3D Stacked ICs

被引:0
|
作者
Wan, Zhimin [1 ]
Xiao, He [1 ]
Joshi, Yogendra [1 ]
Yalamanchili, Sudhakar [1 ]
机构
[1] Georgia Inst Technol, Atlanta, GA 30332 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we investigate the co-design of multicore architectures and microfluidic cooling for 3D stacked ICs. The architecture is a 16 core, x86 multicore die stacked with a second die hosting an L2 SRAM cache. First, a multicore x86 compatible cycle-level microarchitecture simulator was constructed and integrated with physical power models. The simulator executes benchmark programs to create power traces that drive thermal analysis. Second, the thermal characteristics under liquid cooling were investigated using a compact thermal model. Four alternative packaging organizations were studied and compared. Greatest overall temperature reduction is achieved under a given pumping power, with two tiers and two microgaps with the high power dissipation tier on the top. Third, an optimization of the pin fin parameters including the diameter, height, and longitudinal and transversal spacing was performed. This optimization is shown to achieve up to 40% improvement in energy/instruction and significant reductions in leakage power.
引用
收藏
页码:237 / 242
页数:6
相关论文
共 50 条
  • [1] Co-design of multicore architectures and microfluidic cooling for 3D stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamnchili, Sudhakar
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (12) : 1814 - 1821
  • [2] Co-design of Reliable Signal and Power Interconnects in 3D Stacked ICs
    Lee, Young-Joon
    Healy, Mike
    Lim, Sung Kyu
    [J]. PROCEEDINGS OF THE 2009 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2009, : 56 - 58
  • [3] MULTI-PHYSICS DRIVEN CO-DESIGN OF 3D MULTICORE ARCHITECTURES
    Xiao, He
    Yueh, Wen
    Mukhopadhyay, Saibal
    Yalamanchili, Sudhakar
    [J]. INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 1, 2015,
  • [4] 3D Stacked Microfluidic Cooling for High-Performance 3D ICs
    Zhang, Yue
    Dembla, Ashish
    Joshi, Yogendra
    Bakir, Muhannad S.
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1644 - 1650
  • [5] 3D Power Distribution Network Co-design for Nanoscale Stacked Silicon ICs
    Shayan, Amirali
    Hu, Xiang
    Peng, He
    Popovich, Mikhail
    Zhang, Wanping
    Cheng, Chung-Kuan
    Chua-Eoan, Lew
    Chen, Xiaoming
    [J]. 2008 IEEE-EPEP ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2008, : 9 - +
  • [6] Multiphysics Modeling of integrated microfluidic-thermoelectric cooling for stacked 3D ICs
    Furmanczyk, M
    Wilkerson, P
    Przekwas, A
    [J]. NINETEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2003, : 35 - 41
  • [7] Co-design of 3D Wireless Network-on-Chip Architectures with Microchannel-Based Cooling
    Shamim, Md Shahriar
    Ganguly, Amlan
    Munuswamy, Chetan
    Venkatarman, Jayanti
    Hernandez, Jose
    Kandlikar, Satish
    [J]. 2015 SIXTH INTERNATIONAL GREEN COMPUTING CONFERENCE AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), 2015,
  • [8] Physical Co-Design for Micro-Fluidically Cooled 3D ICs
    Yang, Zhiyuan
    Srivastava, Ankur
    [J]. 2016 15TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2016, : 1373 - 1380
  • [9] Co-Design of Signal, Power, and Thermal Distribution Networks for 3D ICs
    Lee, Young-Joon
    Kim, Yoon Jo
    Huang, Gang
    Bakir, Muhannad
    Joshi, Yogendra
    Fedorov, Andrei
    Lim, Sung Kyu
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 610 - +
  • [10] Yield-Enhancement Schemes for Multicore Processor and Memory Stacked 3D ICs
    Huang, Yu-Jen
    Li, Jin-Fu
    [J]. ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2014, 13