Stuck-at Fault Resilience using Redundant Transistor Logic Gates

被引:0
|
作者
McWilliam, Richard [1 ]
Schiefer, Philipp [1 ]
Purvis, Alan [1 ]
Khan, Samir [2 ]
机构
[1] Univ Durham, Dept Engn, Durham, England
[2] Univ Tokyo, Dept Aeronaut & Astronaut, Tokyo, Japan
来源
IEEE 17TH INT CONF ON DEPENDABLE, AUTONOM AND SECURE COMP / IEEE 17TH INT CONF ON PERVAS INTELLIGENCE AND COMP / IEEE 5TH INT CONF ON CLOUD AND BIG DATA COMP / IEEE 4TH CYBER SCIENCE AND TECHNOLOGY CONGRESS (DASC/PICOM/CBDCOM/CYBERSCITECH) | 2019年
关键词
D O I
10.1109/DASC/PiCom/CBDCom/CyberSciTech.2019.00115
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The paper demonstrates a novel design for a stuck-at CMOS gate based on dual-purpose redundancy. It combines detection and mitigation against common stuck-at fault conditions to improve fault tolerance without the need to replicate the entire circuit. Using fault rate analysis, the principle is outlined and showed for NAND gate designs. For single fault events, the relationship between fault rate and the number of redundant elements is evaluated in order to identify designs that achieve full fault masking and fault detection coverage with minimum redundancy overhead. The combination of fault masking and detection could be useful for future work on self-reconfiguring platforms.
引用
收藏
页码:595 / 601
页数:7
相关论文
共 50 条
  • [31] Using RT Level Component Descriptions for Single Stuck-at Hierarchical Fault Simulation
    Zainalabedin Navabi
    Shahrzad Mirkhani
    Meisam Lavasani
    Fabrizio Lombardi
    Journal of Electronic Testing, 2004, 20 : 575 - 589
  • [32] CURRENT TEST AND STUCK-AT FAULT COMPARISON ON A CMOS CHIP
    STOREY, T
    MALY, W
    ANDREWS, J
    MISKE, M
    ELECTRONIC ENGINEERING, 1991, 63 (779): : 89 - &
  • [33] A comparative study of pseudo stuck-at and leakage fault model
    Zachariah, ST
    Chakravarty, S
    TWELFTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1999, : 91 - 94
  • [34] Using RT level component descriptions for single stuck-at hierarchical fault simulation
    Navabi, Z
    Mirkhani, S
    Lavasani, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (06): : 575 - 589
  • [35] Diagnosis of Multiple Stuck-at Faults Using Fault Element Graph with Reduced Power
    Nath, T. S. Gokkul
    Midhila, E. R.
    Swaminathan, Ashwin
    Lekshmi, Binitaa
    Anita, J. P.
    SECURITY IN COMPUTING AND COMMUNICATIONS, SSCC 2016, 2016, 625 : 414 - 426
  • [36] On the Asymmetry of Stuck-at Fault Sensitivity in Memristive Neural Architectures
    Mondal, Manobendra Nath
    Chowdhury, Animesh Basak
    Prajapati, Santlal
    Sur-Kolay, Susmita
    Bhattacharya, Bhargab B.
    2024 IEEE 8TH INTERNATIONAL TEST CONFERENCE INDIA, ITC INDIA 2024, 2024, : 71 - 76
  • [37] Test generation and fault simulation for cell fault model using stuck-at fault model based test tools
    Psarakis, M
    Gizopoulos, D
    Paschalis, A
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (03): : 315 - 319
  • [38] Test generation and fault simulation for cell fault model using stuck-at fault model based test tools
    Inst of Informatics and, Telecommunications, Athens, Greece
    J Electron Test Theory Appl JETTA, 3 (315-319):
  • [39] Test Generation and Fault Simulation for Cell Fault Model using Stuck-at Fault Model based Test Tools
    M. Psarakis
    D. Gizopoulos
    A. Paschalis
    Journal of Electronic Testing, 1998, 13 : 315 - 319
  • [40] A new method for diagnosing multiple stuck-at faults using multiple and single fault simulations
    Takahashi, H
    Boateng, KO
    Takamatsu, Y
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 64 - 69