A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL

被引:0
|
作者
Jafarzade, Samira [1 ]
Jannesari, Abumoslem [1 ]
机构
[1] Tarbiat Modares Univ, Tehran, Iran
关键词
DCO; ADPLL; Delta Sigma DAC; LC oscillator; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A Digitally Controlled Oscillator (DCO) for the frequency band of 1700-1900 MHz is presented. This architecture achieves a frequency resolution less than 1-kHz. The DCO is a part of an All-Digital Phase-Locked Loop (ADPLL) for GSM-1800 and GSM-900 applications implemented in a 0.18 mu m CMOS process. In this architecture an 18-bit delta sigma digital to analog converter and a voltage controlled LC oscillator is used. The used Delta Sigma DAC is a fourth order structure with 450 MHz sampling frequency, Over Sampling Ratio (OSR) = 128 and 118 dB SNR. The bandwidth of this Delta Sigma DAC is about 1.8 MHz. The phase noise of the presented DCO at 500 kHz offset frequency is -115 dBc/Hz.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] A Time-to-Digital Converter Based on a Digitally Controlled Oscillator
    Cadeddu, S.
    Aloisio, A.
    Ameli, F.
    Bifulco, P.
    Bocci, V.
    Casu, L.
    Giordano, R.
    Izzo, V.
    Lai, A.
    Loi, A.
    Mastroianni, S.
    2016 IEEE-NPSS REAL TIME CONFERENCE (RT), 2016,
  • [42] A Low-Power All-Digital PLL Architecture Based on Phase Prediction
    Zhuang, Jingcheng
    Staszewski, Robert Bogdan
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 797 - 800
  • [43] A Digitally Controlled Oscillator for low jitter all digital phase locked loops
    Lee, Kwang-Jin
    Jung, Seung-Hun
    Kim, Yun-Jeong
    Kim, Chul
    Kim, Suki
    Cho, Uk-Rae
    Kwak, Choong-Guen
    Byun, Hyun-Geun
    2005 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 365 - 368
  • [44] All-digital gated ring oscillator ΔΣ modulators
    Yuan, Fei
    Khan, Gul
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (03) : 483 - 488
  • [45] All-digital controlled boost DC-DC converter with all-digital DLL-based calibration
    Kao, Shao-Ku
    Wu, Jen-Hou
    Cheng, Hsiang-Chi
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 970 - 980
  • [46] Generation of a Clocking Signal in Synchronized All-Digital PLL Networks
    Koskin, Eugene
    Galayko, Dimitri
    Feely, Orla
    Blokhina, Elena
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (06) : 809 - 813
  • [47] Time-domain modeling of an RF all-digital PLL
    Syllaios, Ioannis L.
    Staszewski, Robert Bogdan
    Balsara, Poras T.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (06) : 601 - 605
  • [48] A Near-Threshold All-Digital PLL with a Bootstrapped DCO Using Low-Dropout Regulator for Mitigating PVT-Variations
    Lee, Sangsu
    Jun, Jaehun
    Kim, Chulwoo
    PROCEEDINGS INTERNATIONAL SOC DESIGN CONFERENCE 2017 (ISOCC 2017), 2017, : 180 - 181
  • [49] A 0.6V Programmable Frequency Divider and Digitally Controlled Oscillator for use in a Digital PLL in the Subthreshold Region
    Robles, Roberto Andrino
    Harada, Tomochika
    2020 27TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2020,
  • [50] Digitally controlled oscillator (DCO)-based architecture for RF frequency synthesis in a deep-submicrometer CMOS process
    Staszewski, RB
    Leipold, D
    Muhammad, K
    Balsara, PT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2003, 50 (11) : 815 - 828