A Precise ΔΣ-based Digitally Controlled Oscillator (DCO) for All-Digital PLL

被引:0
|
作者
Jafarzade, Samira [1 ]
Jannesari, Abumoslem [1 ]
机构
[1] Tarbiat Modares Univ, Tehran, Iran
关键词
DCO; ADPLL; Delta Sigma DAC; LC oscillator; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A Digitally Controlled Oscillator (DCO) for the frequency band of 1700-1900 MHz is presented. This architecture achieves a frequency resolution less than 1-kHz. The DCO is a part of an All-Digital Phase-Locked Loop (ADPLL) for GSM-1800 and GSM-900 applications implemented in a 0.18 mu m CMOS process. In this architecture an 18-bit delta sigma digital to analog converter and a voltage controlled LC oscillator is used. The used Delta Sigma DAC is a fourth order structure with 450 MHz sampling frequency, Over Sampling Ratio (OSR) = 128 and 118 dB SNR. The bandwidth of this Delta Sigma DAC is about 1.8 MHz. The phase noise of the presented DCO at 500 kHz offset frequency is -115 dBc/Hz.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] A FM-Radio Transmitter Concept based on an All-digital PLL
    Neyer, Andreas
    Thiel, Bjoern Thorsten
    Heinen, Stefan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 192 - +
  • [32] An All-digital PLL for Satellite Based Navigation in 90 nm CMOS
    Neyer, Andreas
    Wunderlich, Ralf
    Heinen, Stefan
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 41 - 44
  • [33] A 3.3 V, 0.8 mW digitally-controlled-oscillator (DCO)
    Abdollahi, SR
    Abdollahi, SE
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XI, PROCEEDINGS: COMMUNICATION, NETWORK AND CONTROL SYSTEMS, TECHNOLOGIES AND APPLICATIONS: II, 2003, : 406 - 409
  • [34] Fast-locking all-digital phase-locked loop with digitally controlled oscillator tuning word estimating and presetting
    Yu, G.
    Wang, Y.
    Yang, H.
    Wang, H.
    IET CIRCUITS DEVICES & SYSTEMS, 2010, 4 (03) : 207 - 217
  • [35] A 5GHz All-Digital PLL with shunt regulating Ring DCO in BOST for DDR5 ATE
    Baek, Kyungmin
    Kim, Kahyun
    Jeong, Deog-Kyoon
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 139 - 140
  • [36] Digital Phase-Frequency Detector in All-Digital PLL-based Local Oscillator for Radio Frequency Identification System Transceiver
    Ishak, Syaza Norfilsha
    Sampe, Jahariah
    Hashim, Fazida Hanim
    Faseehuddin, Mohammad
    2022 IEEE 18TH INTERNATIONAL COLLOQUIUM ON SIGNAL PROCESSING & APPLICATIONS (CSPA 2022), 2022, : 231 - 236
  • [37] A novel all-digital PLL with software adaptive filter
    Xiu, LM
    Li, W
    Meiners, J
    Padakanti, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (03) : 476 - 483
  • [38] An Embedded All-Digital Circuit to Measure PLL Response
    Fischette, Dennis M.
    Loke, Alvin L. S.
    DeSantis, Richard J.
    Talbot, Gerry R.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (08) : 1492 - 1503
  • [39] A 2.57GHz All-Digital Phase-Locked Loop Based on the digital controlled Ring Oscillator
    Ruan Weihua
    Wang Haipeng
    2019 11TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY AND ELECTRICAL ENGINEERING (ICITEE 2019), 2019,
  • [40] A Time-to-Digital Converter Based on a Digitally Controlled Oscillator
    Cadeddu, Sandro
    Aloisio, Alberto
    Ameli, Fabrizio
    Bocci, Valerio
    Casu, Luigi
    Giordano, Raffaele
    Izzo, Vincenzo
    Lai, Adriano
    Loi, Angelo
    Mastroianni, Stefano
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (08) : 2441 - 2448