共 50 条
- [1] 24-Bit Significand Multiplier for FPGA Floating-Point Multiplication [J]. 2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2015, : 717 - 721
- [3] IMPLEMENTATION OF 24 BIT HIGH SPEED FLOATING POINT VEDIC MULTIPLIER [J]. 2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 453 - 457
- [4] 24-BIT SINGLE-CHIP MULTIPLIER EASES FLOATING-POINT COMPUTATIONS [J]. EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1978, 23 (11): : 156 - 156
- [6] A 32-bit Decimal Floating-Point Logarithmic Converter [J]. ARITH: 2009 19TH IEEE INTERNATIONAL SYMPOSIUM ON COMPUTER ARITHMETIC, 2009, : 195 - +
- [7] Comparison of a 32-Bit Vedic Multiplier With A Conventional Binary Multiplier [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 1757 - 1760
- [8] Design of a 32-Bit CMOS fixed/floating point multiplier [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (01): : 91 - 95
- [9] Application Specific Architecture of 32-bit Vedic Multiplier [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2017,
- [10] 32-BIT FLOATING-POINT - THE BIRTH PANGS OF A NEW GENERATION [J]. ELECTRONICS, 1989, 62 (04): : 71 - 74