Hardware Implementation of 24-bit Vedic Multiplier in 32-bit Floating-Point Divider

被引:0
|
作者
Hanuman, C. R. S. [1 ]
Kamala, J. [1 ]
机构
[1] Anna Univ, Dept ECE, CEG, Chennai, Tamil Nadu, India
关键词
Floating-point; Vedic Multiplier; UT; FPGA;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Most of the Digital operations in computing systems performed by using Floating-Point (FP) arithmetic. FP multiplication is widely used arithmetic operation compared to addition, subtraction and division operations. Multipliers performed using Vedic technique shows higher speed of operation with better precision but it occupies slightly more area compared to conventional multipliers. In this paper, we implemented 24-bit Vedic multiplier using Urdhva-Tiryakbhyam (UT) technique with modified Carry Save Adders (CSA). The proposed high speed multiplier is used for calculating Mantissa part (24-bit) in single precision FP Division. This method outperform existing multipliers used for FP Division in terms of speed and accuracy. All the design parameters are evaluated using VIVADO synthesis tool and results are verified by simulation. The design was coded in Verilog HDL and is implemented in NEXYS 4 DDR FPGA kit.
引用
收藏
页码:60 / 64
页数:5
相关论文
共 50 条
  • [1] 24-Bit Significand Multiplier for FPGA Floating-Point Multiplication
    Walters, E. George, III
    [J]. 2015 49TH ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, 2015, : 717 - 721
  • [2] 32-BIT FLOATING-POINT MATH
    WILLIAMS, A
    [J]. DR DOBBS JOURNAL, 1993, 18 (06): : 70 - &
  • [3] IMPLEMENTATION OF 24 BIT HIGH SPEED FLOATING POINT VEDIC MULTIPLIER
    Menon, Athira M. S.
    Renjith, R. J.
    [J]. 2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 453 - 457
  • [4] 24-BIT SINGLE-CHIP MULTIPLIER EASES FLOATING-POINT COMPUTATIONS
    不详
    [J]. EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1978, 23 (11): : 156 - 156
  • [5] 32-BIT FLOATING-POINT DSP PROCESSORS
    WEISS, B
    [J]. EDN, 1991, 36 (23) : 126 - &
  • [6] A 32-bit Decimal Floating-Point Logarithmic Converter
    Chen, Dongdong
    Zhang, Yu
    Choi, Younhee
    Lee, Moon Ho
    Ko, Seok-Bum
    [J]. ARITH: 2009 19TH IEEE INTERNATIONAL SYMPOSIUM ON COMPUTER ARITHMETIC, 2009, : 195 - +
  • [7] Comparison of a 32-Bit Vedic Multiplier With A Conventional Binary Multiplier
    Bisoyi, Abhyarthana
    Baral, Mitu
    Senapati, Manoja Kumar
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 1757 - 1760
  • [8] Design of a 32-Bit CMOS fixed/floating point multiplier
    Yu, D.S.
    Shen, X.B.
    [J]. Pan Tao Ti Hsueh Pao/Chinese Journal of Semiconductors, 2001, 22 (01): : 91 - 95
  • [9] Application Specific Architecture of 32-bit Vedic Multiplier
    Edle, Jitendra S.
    Deshmukh, Prashant R.
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, CONTROL AND AUTOMATION (ICCUBEA), 2017,
  • [10] 32-BIT FLOATING-POINT - THE BIRTH PANGS OF A NEW GENERATION
    MCLEOD, J
    [J]. ELECTRONICS, 1989, 62 (04): : 71 - 74