Design of low-power low-area asynchronous iterative multiplier

被引:2
|
作者
You, Heng [1 ,2 ]
Hei, Yong [1 ]
Yuan, Jia [1 ]
Tang, Weidi [3 ]
Bai, Xu [1 ,2 ]
Qiao, Shushan [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Univ Sci & Technol China, Shushan 230027, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
low-power; low-area; iterative multiplier; asynchronous circuits; useless switching reduction; ENERGY;
D O I
10.1587/elex.16.20190212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 16 times 16 low-power low-area asynchronous iterative multiplier is proposed. The multiplier diminishes 2 bits at a time with an iterative structure, to filter out the useless switching activities, we employ a finishing detector to dynamically detect the end of the computation and stop iteration ahead of schedule. Additionally, with the employment of finishing detectors, the proposed multiplier could provide a much faster average speed than synchronous approach. Post-layout simulation results show that the asynchronous multiplier offers up to 74% power reduction compared with the synchronous design. Simultaneously, the proposed design also exhibits a prominent area reduction compared with other non-iterative multiplier benefited from the iterative architecture.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] A new design of a low-power reversible Vedic multiplier
    Rashno, Meysam
    Haghparast, Majid
    Mosleh, Mohammad
    INTERNATIONAL JOURNAL OF QUANTUM INFORMATION, 2020, 18 (03)
  • [22] Low-Power Multiplier Design Using a Bypassing Technique
    Wang, Chua-Chin
    Sung, Gang-Neng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2009, 57 (03): : 331 - 338
  • [23] Number representation optimization for low-power multiplier design
    Huang, ZJ
    Ercegovac, MD
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XII, 2002, 4791 : 345 - 356
  • [24] Design and implementation of scalable low-power Montgomery multiplier
    Son, HK
    Oh, SG
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 524 - 531
  • [25] Design of Low-Power Multiplier Using UCSLA Technique
    Ravi, S.
    Patel, Anand
    Shabaz, Md
    Chaniyara, Piyush M.
    Kittur, Harish M.
    ARTIFICIAL INTELLIGENCE AND EVOLUTIONARY ALGORITHMS IN ENGINEERING SYSTEMS, VOL 2, 2015, 325 : 119 - 126
  • [26] Low-Power Multiplier Design Using a Bypassing Technique
    Chua-Chin Wang
    Gang-Neng Sung
    Journal of Signal Processing Systems, 2009, 57 : 331 - 338
  • [27] Design of reconfigurable low-power pipelined array multiplier
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    Chuang, Yuan-Chih
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2277 - 2281
  • [28] Low-Power Multiplier Design with Row and Column Bypassing
    Yan, Jin-Tai
    Chen, Zhi-Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 227 - 230
  • [29] Low-Area and Low-Power VLSI Architectures for Long Short-Term Memory Networks
    Alhartomi, Mohammed A.
    Khan, Mohd Tasleem
    Alzahrani, Saeed
    Alzahmi, Ahmed
    Shaik, Rafi Ahamed
    Hazarika, Jinti
    Alsulami, Ruwaybih
    Alotaibi, Abdulaziz
    Al-Harthi, Meshal
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2023, 13 (04) : 1000 - 1014
  • [30] The low-power and low-area PWM by light intensity for photoflash in 0.35-μm CMOS
    Lee, Woo Kwan
    Choi, Won Ho
    Min, Young Jae
    Kim, Hoon Ki
    Kim, Soo-Won
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 1724 - 1727