Design of low-power low-area asynchronous iterative multiplier

被引:2
|
作者
You, Heng [1 ,2 ]
Hei, Yong [1 ]
Yuan, Jia [1 ]
Tang, Weidi [3 ]
Bai, Xu [1 ,2 ]
Qiao, Shushan [1 ,2 ]
机构
[1] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Univ Sci & Technol China, Shushan 230027, Anhui, Peoples R China
基金
中国国家自然科学基金;
关键词
low-power; low-area; iterative multiplier; asynchronous circuits; useless switching reduction; ENERGY;
D O I
10.1587/elex.16.20190212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a 16 times 16 low-power low-area asynchronous iterative multiplier is proposed. The multiplier diminishes 2 bits at a time with an iterative structure, to filter out the useless switching activities, we employ a finishing detector to dynamically detect the end of the computation and stop iteration ahead of schedule. Additionally, with the employment of finishing detectors, the proposed multiplier could provide a much faster average speed than synchronous approach. Post-layout simulation results show that the asynchronous multiplier offers up to 74% power reduction compared with the synchronous design. Simultaneously, the proposed design also exhibits a prominent area reduction compared with other non-iterative multiplier benefited from the iterative architecture.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Hardware Implementation of Low-Power Low-Area Programmable Interval Type-2 Fuzzifier
    Nasr, Rouhollah Mohammadi
    Khoei, Abdollah
    26TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2018), 2018, : 300 - 304
  • [32] Low-Power Low-Area Near-Lossless Image Compressor for Wireless Capsule Endoscopy
    Turcza, Pawel
    Duplaga, Mariusz
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (02) : 683 - 704
  • [33] Design and Implementation of Area-Efficient and Low-Power Configurable Booth-Multiplier
    Shrestha, Rahul
    Rastogim, Utkarsh
    2016 29TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2016 15TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2016, : 599 - 600
  • [34] A Low-Power Low-Area SoC based in RISC-V Processor for IoT Applications
    Serrano, Ronaldo
    Sarmiento, Marco
    Duran, Ckristian
    Nguyen, Khai-Duy
    Hoang, Trong-Thuc
    Ishibashi, Koichiro
    Pham, Cong-Kha
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 375 - 376
  • [35] Low-Power Low-Area Near-Lossless Image Compressor for Wireless Capsule Endoscopy
    Pawel Turcza
    Mariusz Duplaga
    Circuits, Systems, and Signal Processing, 2023, 42 : 683 - 704
  • [36] Low-Cost Low-Power Bypassing-Based Multiplier Design
    Yan, Jin-Tai
    Chen, Zhi-Wei
    2010 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 2338 - 2341
  • [37] Design of Low-Area and High Speed Pipelined Single Precision Floating Point Multiplier
    Krishnan, Thiruvenkadam
    Saravanan, S.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 1259 - 1264
  • [38] Low-Area and Low-Power Latch-Based Thermometer-Code Shift-Register
    Woo, Ki-Chan
    Kang, Hyeong-Ju
    Yang, Byung-Do
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (10) : 2119 - 2123
  • [39] Low-Power, High-Throughput, and Low-Area Adaptive FIR Filter Based on Distributed Arithmetic
    Park, Sang Yoon
    Meher, Pramod Kumar
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2013, 60 (06) : 346 - 350
  • [40] Optimum primitive polynomials for low-area low-power finite field semi-systolic multipliers
    Song, LL
    Parhi, KK
    SIPS 97 - 1997 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: DESIGN AND IMPLEMENTATION, 1997, : 375 - 384