A Second-Order Noise-Shaping SAR ADC With Passive Integrator and Tri-Level Voting

被引:93
|
作者
Zhuang, Haoyu [1 ,2 ]
Guo, Wenjuan [2 ]
Liu, Jiaxin [2 ,3 ]
Tang, He [1 ]
Zhu, Zhangming [4 ]
Chen, Long [2 ]
Sun, Nan [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 611731, Sichuan, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[3] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[4] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
基金
美国国家科学基金会;
关键词
Analog-to-digital converter; majority voting (MV); multi-phase non-overlapping clock generator; noise shaping (NS); successive approximation register; ENHANCEMENT;
D O I
10.1109/JSSC.2019.2900150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power and scalingfriendly noise-shaping (NS) SAR ADC. Instead of using operational transconductance amplifiers that are power hungry and scaling unfriendly, the proposed architecture uses passive switches and capacitors to perform residue integration and realizes the path gains via transistor size ratios inside a multipath dynamic comparator. The overall architecture is simple and robust. Since the noise transfer function is set by component ratios, it is insensitive to process, voltage, and temperature (PVT) variations. Besides the proposed architecture, this paper also presents two new circuit techniques. A tri-level voting scheme is proposed to reduce the comparator noise. It outperforms the majority voting technique by exploiting more information in the comparator output statistics and providing an extra decision level. A dynamic multi-phase clock generator is also proposed to guarantee non-overlapping and support an arbitrary number of phases. A prototype 9-bit NS-SAR ADC is fabricated in a 40-nm CMOS process. It consumes 143 mu W at 1.1 V while operating at 8.4 MS/s. Taking advantage of the second-order NS, it achieves a peak SNDR of 78.4 dB over a bandwidth of 262 kHz at the oversampling ratio of 16, leading to an SNDR-based Schreier figure of merit (FoM) of 171 dB.
引用
收藏
页码:1636 / 1647
页数:12
相关论文
共 50 条
  • [41] Vaq-based tri-level switching scheme for SAR ADC
    Zhao, Jinqiang
    Mei, Niansong
    Zhang, Zhaofeng
    Meng, Lingqin
    ELECTRONICS LETTERS, 2018, 54 (02) : 66 - 68
  • [42] Second-order Noise Shaping SAR ADC using 3-input Comparator with Voltage Gain Calibration
    Jung, Hoyong
    Jeon, Neungin
    Jang, Young-Chan
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 123 - 124
  • [43] OTA-Free 1-1 MASH ADC Using Fully Passive Noise-Shaping SAR & VCO ADC
    Chandrasekaran, Sanjeev Tannirkulam
    Bhanushali, Sumukh Prashant
    Pietri, Stefano
    Sanyal, Arindam
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (04) : 1100 - 1111
  • [44] A Third-Order CIFF Noise-Shaping SAR ADC with Nonbinary Split-Capacitor DAC
    Zhang, Peng
    He, Xiaoyong
    Lai, Shuhao
    Wu, Zehui
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 162 - 165
  • [45] A 91 dB SNDR Calibration-Free Fully-Passive Noise-Shaping SAR ADC with Mismatch Error Shaping
    Lui, Yu
    Shen, Hongwei
    Zhang, Qingsong
    Jiang, Pengfei
    Sun, Tianyue
    Liao, Yuxin
    Li, Mengjiao
    Min, Hao
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [46] A Self-Calibrated Sampling Noise Cancellation Technique for Noise-Shaping SAR ADC
    Lou, Zhengyuan
    Xu, Meng
    Guo, Yuekang
    Jin, Jing
    Zhou, Jianjun
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [47] A Robust Hybrid CT/DT 0-2 MASH DSM with Passive Noise-Shaping SAR ADC
    Li, Ke
    Sin, Sai-Weng
    Qi, Liang
    Zhao, Weibing
    Wang, Guoxing
    Martins, R. P.
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 551 - 555
  • [48] A 10-kS/s 625-Hz-Bandwidth 65-dB SNDR Second-Order Noise-Shaping SAR ADC for Biomedical Sensor Applications
    Hu, Jin
    Li, Dengquan
    Liu, Maliang
    Zhu, Zhangming
    IEEE SENSORS JOURNAL, 2020, 20 (23) : 13881 - 13891
  • [49] A Calibration-Free Time-Interleaved Fourth-Order Noise-Shaping SAR ADC
    Jie, Lu
    Zheng, Boyi
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) : 3386 - 3395
  • [50] A Cascaded Noise-Shaping SAR Architecture for Robust Order Extension
    Jie, Lu
    Zheng, Boyi
    Chen, Hsiang-Wen
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3236 - 3247