A Second-Order Noise-Shaping SAR ADC With Passive Integrator and Tri-Level Voting

被引:93
|
作者
Zhuang, Haoyu [1 ,2 ]
Guo, Wenjuan [2 ]
Liu, Jiaxin [2 ,3 ]
Tang, He [1 ]
Zhu, Zhangming [4 ]
Chen, Long [2 ]
Sun, Nan [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 611731, Sichuan, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[3] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[4] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
基金
美国国家科学基金会;
关键词
Analog-to-digital converter; majority voting (MV); multi-phase non-overlapping clock generator; noise shaping (NS); successive approximation register; ENHANCEMENT;
D O I
10.1109/JSSC.2019.2900150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power and scalingfriendly noise-shaping (NS) SAR ADC. Instead of using operational transconductance amplifiers that are power hungry and scaling unfriendly, the proposed architecture uses passive switches and capacitors to perform residue integration and realizes the path gains via transistor size ratios inside a multipath dynamic comparator. The overall architecture is simple and robust. Since the noise transfer function is set by component ratios, it is insensitive to process, voltage, and temperature (PVT) variations. Besides the proposed architecture, this paper also presents two new circuit techniques. A tri-level voting scheme is proposed to reduce the comparator noise. It outperforms the majority voting technique by exploiting more information in the comparator output statistics and providing an extra decision level. A dynamic multi-phase clock generator is also proposed to guarantee non-overlapping and support an arbitrary number of phases. A prototype 9-bit NS-SAR ADC is fabricated in a 40-nm CMOS process. It consumes 143 mu W at 1.1 V while operating at 8.4 MS/s. Taking advantage of the second-order NS, it achieves a peak SNDR of 78.4 dB over a bandwidth of 262 kHz at the oversampling ratio of 16, leading to an SNDR-based Schreier figure of merit (FoM) of 171 dB.
引用
收藏
页码:1636 / 1647
页数:12
相关论文
共 50 条
  • [31] A Fully Passive Noise-Shaping SAR ADC Utilizing Last-Bit Majority Voting and Cyclic Dynamic Element Matching Techniques
    Hwang, Young-Ha
    Song, Yoonho
    Park, Jun-Eun
    Jeong, Deog-Kyoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (10) : 1381 - 1390
  • [32] An Overview of Noise-Shaping SAR ADC: From Fundamentals to the Frontier
    Jie, Lu
    Tang, Xiyuan
    Liu, Jiaxin
    Shen, Linxiao
    Li, Shaolan
    Sun, Nan
    Flynn, Michael P.
    IEEE Open Journal of the Solid-State Circuits Society, 2021, 1 : 149 - 161
  • [33] An optimized fully-passive noise-shaping SAR ADC with integration capacitor reuse technique
    Yang, Yi
    Li, Di
    Jiang, Chanrong
    Liu, Yuqian
    Yang, Yintang
    IEICE ELECTRONICS EXPRESS, 2020, 17 (16): : 1 - 5
  • [34] A Pipeline SAR ADC With Second-Order Interstage Gain Error Shaping
    Hsu, Chen-Kai
    Andeen, Timothy R., Jr.
    Sun, Nan
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (04) : 1032 - 1042
  • [35] An Op-amp Free SAR-VCO Hybrid ADC with Second-Order Noise Shaping
    Hou, Yu
    Chen, Zhijie
    Miyahara, Masaya
    Matsuzawa, Akira
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 387 - 390
  • [36] A third-order Δ-Σ modulator using second-order noise-shaping dynamic element matching
    Yasuda, A
    Tanimoto, H
    Iida, T
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1879 - 1886
  • [37] Third-order Δ-Σ modulator using second-order noise-shaping dynamic element matching
    Toshiba Corp, Kawasaki, Japan
    IEEE J Solid State Circuits, 12 (1879-1886):
  • [38] A fully dynamic third-order EF-CIFF noise-shaping SAR ADC with NTF zeros optimization and passive integration
    Yousefirad, Mansoure
    Yavari, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 157
  • [39] Passive Noise Shaping in SAR ADC With Improved Efficiency
    Song, Yan
    Chan, Chi-Hang
    Zhu, Yan
    Geng, Li
    Seng-Pan, U.
    Martins, Rui Paulo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (02) : 416 - 420
  • [40] SAR ADC Architecture with Fully Passive Noise Shaping
    Osipov, D.
    Gusev, A.
    Shumikhin, V.
    Paul, St
    2019 IEEE 31ST INTERNATIONAL CONFERENCE ON MICROELECTRONICS (MIEL 2019), 2019, : 219 - 222