A Second-Order Noise-Shaping SAR ADC With Passive Integrator and Tri-Level Voting

被引:93
|
作者
Zhuang, Haoyu [1 ,2 ]
Guo, Wenjuan [2 ]
Liu, Jiaxin [2 ,3 ]
Tang, He [1 ]
Zhu, Zhangming [4 ]
Chen, Long [2 ]
Sun, Nan [2 ]
机构
[1] Univ Elect Sci & Technol China, Sch Elect Sci & Engn, Chengdu 611731, Sichuan, Peoples R China
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
[3] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[4] Xidian Univ, Sch Microelect, Xian 710126, Shaanxi, Peoples R China
基金
美国国家科学基金会;
关键词
Analog-to-digital converter; majority voting (MV); multi-phase non-overlapping clock generator; noise shaping (NS); successive approximation register; ENHANCEMENT;
D O I
10.1109/JSSC.2019.2900150
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power and scalingfriendly noise-shaping (NS) SAR ADC. Instead of using operational transconductance amplifiers that are power hungry and scaling unfriendly, the proposed architecture uses passive switches and capacitors to perform residue integration and realizes the path gains via transistor size ratios inside a multipath dynamic comparator. The overall architecture is simple and robust. Since the noise transfer function is set by component ratios, it is insensitive to process, voltage, and temperature (PVT) variations. Besides the proposed architecture, this paper also presents two new circuit techniques. A tri-level voting scheme is proposed to reduce the comparator noise. It outperforms the majority voting technique by exploiting more information in the comparator output statistics and providing an extra decision level. A dynamic multi-phase clock generator is also proposed to guarantee non-overlapping and support an arbitrary number of phases. A prototype 9-bit NS-SAR ADC is fabricated in a 40-nm CMOS process. It consumes 143 mu W at 1.1 V while operating at 8.4 MS/s. Taking advantage of the second-order NS, it achieves a peak SNDR of 78.4 dB over a bandwidth of 262 kHz at the oversampling ratio of 16, leading to an SNDR-based Schreier figure of merit (FoM) of 171 dB.
引用
收藏
页码:1636 / 1647
页数:12
相关论文
共 50 条
  • [21] A Passive Noise-Shaping SAR ADC with Energy-Efficient Switching Method
    Xia, Yajun
    Yang, Puqing
    Zhang, Zhaofeng
    [J]. 2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [22] A nanowatt noise-shaping SAR ADC for passive wireless sensor node application
    Yang, Puqing
    Zhang, Zhaofeng
    [J]. IEICE ELECTRONICS EXPRESS, 2022, 19 (18):
  • [23] Noise-shaping SAR ADC using three capacitors
    Chen, C. -H.
    Zhang, Y.
    Ceballos, J. L.
    Temes, G. C.
    [J]. ELECTRONICS LETTERS, 2013, 49 (03) : 182 - 183
  • [24] Noise-shaping SAR ADC的研究综述
    吴雨珊
    赵国强
    刘旭
    万培元
    陈志杰
    [J]. 微纳电子与智能制造, 2023, 5 (02) : 42 - 45
  • [25] A Low Power Noise-Shaping SAR ADC with Improved Integrator and Hybrid DAC Mismatch Mitigation Technique
    Gang Jin
    Haofeng Wang
    Kexin Zhang
    Hualian Tang
    [J]. Circuits, Systems, and Signal Processing, 2025, 44 (4) : 2197 - 2225
  • [26] High-linearity SAR-VCO MASH σ ADC with second-order noise shaping
    Payandehnia, P.
    Maghami, H.
    Mirzaie, H.
    Temes, G. C.
    [J]. ELECTRONICS LETTERS, 2018, 54 (24) : 1366 - 1367
  • [27] A 13-ENOB Second-Order Noise-Shaping SAR ADC Realizing Optimized NTF Zeros Using the Error-Feedback Structure
    Li, Shaolan
    Qiao, Bo
    Gandara, Miguel
    Pan, David Z.
    Sun, Nan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (12) : 3484 - 3496
  • [28] A 1st-Order Passive Noise-Shaping SAR ADC with Improved NTF Assisted by Comparator Gain Calibration
    Zhang, Hanrui
    Li, Nannan
    Jiao, Zihao
    Zhang, Jie
    Wang, Xiaofei
    Zhang, Hong
    [J]. 2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [29] Fully passive third-order noise shaping SAR ADC
    Payandehnia, P.
    Mirzaie, H.
    Maghami, H.
    Muhlestein, J.
    Temes, G. C.
    [J]. ELECTRONICS LETTERS, 2017, 53 (08) : 528 - 530
  • [30] A Pipelined Noise-Shaping SAR ADC Using Ring Amplifier
    Lee, Juyong
    Lee, Seungjun
    Kim, Kihyun
    Chae, Hyungil
    [J]. ELECTRONICS, 2021, 10 (16)