Package characterization and development of a flip chip QFN package: fcMLF

被引:8
|
作者
McCann, DR [1 ]
Ha, SH [1 ]
机构
[1] Amkor Technol, Chandler, AZ 85248 USA
关键词
D O I
10.1109/ECTC.2002.1008122
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes the performance of a low cost molded package using flip chip interconnections on a copper lead frame substrate. Two flip chip interconnect metallurgies were evaluated: High Pb bumps attached to the lead frame using eutectic Sn37Pb solder paste Au bumps attached to the leadframe using eutectic Sn3.5Ag solder paste This package format is identified as the Flip Chip MicroLeadframe (fcMLF) package family (QFN) in this presentation. Temperature cycle, HAST, Storage, and MRT testing were performed. All reliability requirements were achieved. Level 1 260degreesC J-STD-020A moisture classification was achieved. This fcMLF package was also evaluated with and without an exposed thermal pad. Electrical model simulations were completed showing the package was applicable for use up to 40GHz, depending upon die to package size ratio. Thermal models were completed that demonstrated thermal dissipation of 35degreesC/W theta JA for a 4.00 x 4.00 mm body size with an exposed pad.
引用
收藏
页码:365 / 371
页数:3
相关论文
共 50 条
  • [41] Flip-Chip Chip Scale Package (FCCSP) Process Characterization and Reliability of Coreless Thin Package with 7nm Si Technology
    De Mesa, Eduardo
    Wagner, Thomas
    Keser, Beth
    Proschwitz, Jan
    Waidhas, Bernd
    IEEE 72ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2022), 2022, : 266 - 270
  • [42] Development and optimization of the laser-assisted bonding process for a flip chip package
    Young Moon Jang
    Youngil Kim
    Sung-Hoon Choa
    Microsystem Technologies, 2020, 26 : 1043 - 1054
  • [43] Copper Wire Bonded Package Characterization and Reliability for QFN Package From iNEMI Collaborative Project
    Tsuriya, Masahiro
    Cote, Alissa
    Yee, Jae Hak
    Fan, Stuwart
    Yeung, Johnny
    PROCEEDINGS OF THE 2013 IEEE 15TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC 2013), 2013, : 244 - 249
  • [44] Development and optimization of the laser-assisted bonding process for a flip chip package
    Jang, Young Moon
    Kim, Youngil
    Choa, Sung-Hoon
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2020, 26 (03): : 1043 - 1054
  • [45] Modeling and Simulation of Multilayer Flip-Chip Package
    Li, Hongbin
    Zhao, Quanming
    Zuo, Panpan
    2016 IEEE MTT-S INTERNATIONAL CONFERENCE ON NUMERICAL ELECTROMAGNETIC AND MULTIPHYSICS MODELING AND OPTIMIZATION (NEMO), 2016,
  • [46] Innovative Flip Chip Package Solutions for Automotive Applications
    Tang, Tom
    Fang, Bo-Siang
    Ho, David
    Ma, B. H.
    Tsai, Jensen
    Wang, Yu-Po
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1432 - 1436
  • [47] Electrical Characteristics of Flip-Chip Package Interconnection
    Li, Hongbin
    Zhao, Quanming
    Zuo, Panpan
    2016 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2016, : 1003 - 1005
  • [48] Investigation of Electrical Discontinuity in Flip-chip Package
    Xu, Yanbo
    Yang, Xiaoli
    Li, Yan
    Zuo, Panpan
    Zheng, Hongxing
    Li, Erping
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [49] Study on mold flow analysis of flip chip package
    Shen, YK
    Ye, TW
    Chen, SL
    Yin, CH
    Song, WD
    INTERNATIONAL COMMUNICATIONS IN HEAT AND MASS TRANSFER, 2001, 28 (07) : 943 - 952
  • [50] Construction Analysis of Flip Chip Package for Aerospace Application
    Zhao Liyou
    Kong Zebin
    Li Zhen
    Wang Kunshu
    2017 18TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2017, : 203 - 206