Package characterization and development of a flip chip QFN package: fcMLF

被引:8
|
作者
McCann, DR [1 ]
Ha, SH [1 ]
机构
[1] Amkor Technol, Chandler, AZ 85248 USA
来源
52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS | 2002年
关键词
D O I
10.1109/ECTC.2002.1008122
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes the performance of a low cost molded package using flip chip interconnections on a copper lead frame substrate. Two flip chip interconnect metallurgies were evaluated: High Pb bumps attached to the lead frame using eutectic Sn37Pb solder paste Au bumps attached to the leadframe using eutectic Sn3.5Ag solder paste This package format is identified as the Flip Chip MicroLeadframe (fcMLF) package family (QFN) in this presentation. Temperature cycle, HAST, Storage, and MRT testing were performed. All reliability requirements were achieved. Level 1 260degreesC J-STD-020A moisture classification was achieved. This fcMLF package was also evaluated with and without an exposed thermal pad. Electrical model simulations were completed showing the package was applicable for use up to 40GHz, depending upon die to package size ratio. Thermal models were completed that demonstrated thermal dissipation of 35degreesC/W theta JA for a 4.00 x 4.00 mm body size with an exposed pad.
引用
收藏
页码:365 / 371
页数:3
相关论文
共 50 条
  • [21] Package optimization of a stacked die flip chip based test package
    Pohl, J
    Graml, M
    Strobel, P
    Steiner, R
    Pressel, K
    Stoeckl, S
    Offner, G
    Lee, C
    6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 590 - 594
  • [22] Cu Pillar Bump Flip Chip Package Development for Advanced Node Chip
    Wu, Chung Yen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Kuo, Po Chen
    Yang, Ching Li
    2015 10TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2015, : 141 - 144
  • [23] Thermal characterization of a thermally enhanced QFN package
    Krishnamoorthi, S
    Goh, KY
    Chong, DYR
    Kapoor, R
    Sun, YS
    PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 485 - 490
  • [24] Wire bond - flip chip - chip size package
    Galvanotechnik, 1 (259):
  • [25] Development and performance characterizations of a QFN/HMT package
    Lai, Yi-Shao
    Chang-Chien, Pao-Huei
    Chang, Chi-Wen
    Tsai, Tsung-Yueh
    Hung, Sung-Ching
    Tseng, Andy
    Takai, Keiji
    Hirashima, Tetsuyuki
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 964 - +
  • [26] Thermal conduction analysis and characterization of solder bumps in flip chip package
    Lu, Xiangning
    Shi, Tielin
    Xia, Qi
    Liao, Guanglan
    APPLIED THERMAL ENGINEERING, 2012, 36 : 181 - 187
  • [27] Fluxonium qubits in a flip-chip package
    Somoroff, Aaron
    Truitt, Patrick
    Weis, Adam
    Bernhardt, Jacob
    Yohannes, Daniel
    Walter, Jason
    Kalashnikov, Konstantin
    Renzullo, Mario
    Mencia, Raymond A.
    Vavilov, Maxim G.
    Manucharyan, Vladimir E.
    Vernik, Igor V.
    Mukhanov, Oleg A.
    PHYSICAL REVIEW APPLIED, 2024, 21 (02)
  • [28] Flip chip in leaded molded package (FLMP)
    Joshi, R
    Manatad, R
    Tangpuz, C
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 1009 - 1012
  • [29] Parametric analysis and optimization for Flip Chip package
    Li, QY
    Liang, JS
    Yang, DG
    COMPUTATIONAL METHODS IN ENGINEERING AND SCIENCE, PROCEEDINGS, 2003, : 303 - 310
  • [30] Development of a new improved high performance flip chip BGA package
    Chong, DYR
    Lim, BK
    Rebibis, KJ
    Pan, SJ
    Krishnamoorthi, S
    Kapoor, R
    Sun, AYS
    Tan, HB
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1174 - 1180