Package characterization and development of a flip chip QFN package: fcMLF

被引:8
|
作者
McCann, DR [1 ]
Ha, SH [1 ]
机构
[1] Amkor Technol, Chandler, AZ 85248 USA
来源
52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS | 2002年
关键词
D O I
10.1109/ECTC.2002.1008122
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes the performance of a low cost molded package using flip chip interconnections on a copper lead frame substrate. Two flip chip interconnect metallurgies were evaluated: High Pb bumps attached to the lead frame using eutectic Sn37Pb solder paste Au bumps attached to the leadframe using eutectic Sn3.5Ag solder paste This package format is identified as the Flip Chip MicroLeadframe (fcMLF) package family (QFN) in this presentation. Temperature cycle, HAST, Storage, and MRT testing were performed. All reliability requirements were achieved. Level 1 260degreesC J-STD-020A moisture classification was achieved. This fcMLF package was also evaluated with and without an exposed thermal pad. Electrical model simulations were completed showing the package was applicable for use up to 40GHz, depending upon die to package size ratio. Thermal models were completed that demonstrated thermal dissipation of 35degreesC/W theta JA for a 4.00 x 4.00 mm body size with an exposed pad.
引用
收藏
页码:365 / 371
页数:3
相关论文
共 50 条
  • [31] Development of lead-free flip chip package and its reliability
    Lee, JCB
    Wu, S
    Chou, HL
    Lai, YS
    ADVANCES IN ELECTRONIC PACKAGING 2003, VOL 1, 2003, : 115 - 121
  • [32] Flip Chip CBGA Package Design and Simulation
    Xie Wenjun
    Cao Yusheng
    Yao Quanbin
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 555 - +
  • [33] Development of thermal solution for high power flip chip CPU package
    Kwon, HK
    Lee, TK
    Baek, JH
    Chun, JW
    Kim, MH
    Po, YH
    Oh, SY
    2000 HD INTERNATIONAL CONFERENCE ON HIGH-DENSITY INTERCONNECT AND SYSTEMS PACKAGING, 2000, 4217 : 313 - 319
  • [34] Development of Thin Flip Chip Package with Low Cost Substrate Technology
    Hsieh, Ming-Che
    Cho, Namju
    Kang, KeonTaek
    2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 142 - 147
  • [35] Reliability of flip chip package-thermal stress on flip chip joint
    Tsukada, Y., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (16):
  • [36] Eutectic solder flip chip technology for Chip Scale Package
    Takubo, C
    Hirano, N
    Doi, K
    Tazawa, H
    Hosomi, E
    Hiruta, Y
    NINETEENTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM - PROCEEDINGS, 1996 IEMT SYMPOSIUM, 1996, : 488 - 493
  • [37] SOLDER JOINT RELIABILITY IN UNDERFILLED FLIP CHIP PACKAGE WITH A CONSIDERATION OF CHIP-PACKAGE-INTERACTION (CPI)
    Kwak, Jae B.
    Yu, Da
    Nguyen, Tung T.
    Park, Seungbae
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 307 - 316
  • [38] Impact of Cu/low-k Interconnect Design on Chip Package Interaction in Flip Chip Package
    Uchibori, C. J.
    Lee, Michael
    Zhang, Xuefeng
    Ho, P. S.
    Nakamura, T.
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2009, 1143 : 185 - +
  • [39] Interface Stress Analysis Based on Warpage Characterization in a Flip-Chip Package
    Zhong, Cheng
    Li, Chenglong
    Jiang, Ruoyu
    Li, Yulong
    Peng, Xu
    Lu, Jibao
    Ren, Linlin
    Sun, Rong
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [40] The search for a "super QFN" package
    Chait, Arthur L.
    SOLID STATE TECHNOLOGY, 2011, 54 (07) : 38 - 39