SOLDER JOINT RELIABILITY IN UNDERFILLED FLIP CHIP PACKAGE WITH A CONSIDERATION OF CHIP-PACKAGE-INTERACTION (CPI)

被引:0
|
作者
Kwak, Jae B. [1 ]
Yu, Da [1 ]
Nguyen, Tung T. [1 ]
Park, Seungbae [1 ]
机构
[1] SUNY Binghamton, Dept Mech Engn, Binghamton, NY 13902 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the introduction of Cu/low-k as the interconnect material, the chip-package interaction (CPI) has become a critical reliability challenge for flip chip packages. Revision of underfill material must be considered, which may compromise the life of flipchip interconnect by releasing the stresses transferred to the silicon devices from the solder bumps, and thereby maintain the overall package reliability. Thus, it is important to understand the thermo-mechanical behavior of solder bumps. In this study, the solder bump reliability in flip chip package was investigated through an experimental technique and numerical analysis. For the experimental assessment, thermo-mechanical behavior of solder joints, especially the solder bumps located at the chip corners where most failures usually occur was investigated. Digital Image Correlation (DIC) technique with optical microscope was utilized to quantify the deformation behavior and strains of a solder bump of flip-chip package subjected to thermal loading from 25 degrees C to 100 degrees C. As a specimen preparation for DIC technique, a flip-chip specimen was cross-sectioned before a manual polishing process followed by wet etching method in order to generate natural speckle patterns with high enough contrast on the measuring surface. Finally, finite element analysis (FEA) was conducted by simulating the thermal loading applied in the experiments, and validated with experimental results. Then, using the FEA analysis, parametric study for underfill material properties were performed on the reliability of flip chip package, by varying the glass transition temperature (Tg), Young's modulus (E), and coefficient of thermal expansion (CTE). Averaged plastic work of the corner solder bump and stress at the die side were obtained and used as damage indicators for solder bumps and low-k dielectrics layer, respectively. The results show that high Tg, and E of underfill are generally desirable to improve the reliability of solder interconnects in the flip chip package.
引用
收藏
页码:307 / 316
页数:10
相关论文
共 50 条
  • [1] Effect of EMC Properties on the Chip to Package Interaction (CPI) Reliability of Flip Chip Package
    Baick, In Hak
    Lee, Moon Soo
    Lee, Minwoo
    Kim, Byungwook
    Ha, Sang Su
    Jeong, Seong Won
    Kim, Min
    Pae, Sangwoo
    [J]. 2017 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2017, : 26 - 28
  • [2] Reliability of flip chip package-thermal stress on flip chip joint
    [J]. Tsukada, Y., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (16):
  • [3] Ceramic chip scale package solder joint reliability
    Seyyedi, J
    Padgett, J
    [J]. SOLDERING & SURFACE MOUNT TECHNOLOGY, 2001, 13 (03) : 7 - 11
  • [4] Evaluation of solder joint reliability in flip chip package under thermal shock test
    Kim, DG
    Kim, JW
    Jung, SB
    [J]. THIN SOLID FILMS, 2006, 504 (1-2) : 426 - 430
  • [5] Industry drop tests in solder joint reliability study of molded flip chip package
    Ong, Kang Eu
    Loh, Wei Kea T.
    Wong, Chee Wai
    Yip, Yeen San
    Chan, Choi Keng
    Lim, Sue Ann
    Lee, Seok Lin
    Ganapathysubramanian, Shankar
    [J]. 2006 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, VOLS 1-3, 2006, : 326 - +
  • [6] Eutectic solder flip chip technology for Chip Scale Package
    Takubo, C
    Hirano, N
    Doi, K
    Tazawa, H
    Hosomi, E
    Hiruta, Y
    [J]. NINETEENTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM - PROCEEDINGS, 1996 IEMT SYMPOSIUM, 1996, : 488 - 493
  • [7] Vibration reliability in flip chip package
    Yeh, MK
    Zhong, WX
    [J]. ADVANCES IN FRACTURE AND STRENGTH, PTS 1- 4, 2005, 297-300 : 899 - 904
  • [8] Chip Scale Package (CSP) solder joint reliability and modeling
    Amagai, M
    [J]. MICROELECTRONICS RELIABILITY, 1999, 39 (04) : 463 - 477
  • [9] Characterization of warpage of flip-chip PBGA package and its effect on solder joint reliability
    Park, S
    Han, B
    Verma, K
    [J]. 1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 253 - 258
  • [10] Chip scale package (CSP) solder joint reliability and modeling
    Amagai, M
    [J]. 2ND 1998 IEMT/IMC SYMPOSIUM, 1998, : 216 - 223