共 50 条
- [1] Effect of EMC Properties on the Chip to Package Interaction (CPI) Reliability of Flip Chip Package [J]. 2017 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2017, : 26 - 28
- [2] Reliability of flip chip package-thermal stress on flip chip joint [J]. Tsukada, Y., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (16):
- [5] Industry drop tests in solder joint reliability study of molded flip chip package [J]. 2006 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, VOLS 1-3, 2006, : 326 - +
- [6] Eutectic solder flip chip technology for Chip Scale Package [J]. NINETEENTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM - PROCEEDINGS, 1996 IEMT SYMPOSIUM, 1996, : 488 - 493
- [7] Vibration reliability in flip chip package [J]. ADVANCES IN FRACTURE AND STRENGTH, PTS 1- 4, 2005, 297-300 : 899 - 904
- [9] Characterization of warpage of flip-chip PBGA package and its effect on solder joint reliability [J]. 1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 253 - 258
- [10] Chip scale package (CSP) solder joint reliability and modeling [J]. 2ND 1998 IEMT/IMC SYMPOSIUM, 1998, : 216 - 223