SOLDER JOINT RELIABILITY IN UNDERFILLED FLIP CHIP PACKAGE WITH A CONSIDERATION OF CHIP-PACKAGE-INTERACTION (CPI)

被引:0
|
作者
Kwak, Jae B. [1 ]
Yu, Da [1 ]
Nguyen, Tung T. [1 ]
Park, Seungbae [1 ]
机构
[1] SUNY Binghamton, Dept Mech Engn, Binghamton, NY 13902 USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Since the introduction of Cu/low-k as the interconnect material, the chip-package interaction (CPI) has become a critical reliability challenge for flip chip packages. Revision of underfill material must be considered, which may compromise the life of flipchip interconnect by releasing the stresses transferred to the silicon devices from the solder bumps, and thereby maintain the overall package reliability. Thus, it is important to understand the thermo-mechanical behavior of solder bumps. In this study, the solder bump reliability in flip chip package was investigated through an experimental technique and numerical analysis. For the experimental assessment, thermo-mechanical behavior of solder joints, especially the solder bumps located at the chip corners where most failures usually occur was investigated. Digital Image Correlation (DIC) technique with optical microscope was utilized to quantify the deformation behavior and strains of a solder bump of flip-chip package subjected to thermal loading from 25 degrees C to 100 degrees C. As a specimen preparation for DIC technique, a flip-chip specimen was cross-sectioned before a manual polishing process followed by wet etching method in order to generate natural speckle patterns with high enough contrast on the measuring surface. Finally, finite element analysis (FEA) was conducted by simulating the thermal loading applied in the experiments, and validated with experimental results. Then, using the FEA analysis, parametric study for underfill material properties were performed on the reliability of flip chip package, by varying the glass transition temperature (Tg), Young's modulus (E), and coefficient of thermal expansion (CTE). Averaged plastic work of the corner solder bump and stress at the die side were obtained and used as damage indicators for solder bumps and low-k dielectrics layer, respectively. The results show that high Tg, and E of underfill are generally desirable to improve the reliability of solder interconnects in the flip chip package.
引用
收藏
页码:307 / 316
页数:10
相关论文
共 50 条
  • [21] Solder joint reliability of a low cost chip size package - NuCSP
    Lau, JH
    [J]. MICROELECTRONICS AND RELIABILITY, 1998, 38 (10): : 1519 - 1529
  • [22] Flip chip and BGA solder joint reliability
    Ye, Hua
    Basaran, Cemal
    Hopkins, Doug
    Liu, Heng
    Cartwright, Alexander
    [J]. Advanced Packaging, 2003, 12 (05): : 17 - 19
  • [23] 14 nm Chip Package Interaction Development with Cu Pillar Bump Flip Chip Package
    Kuo, Po Chen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Wu, Chung Yen
    Yang, Ching Li
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 30 - 34
  • [24] Design of Solder Joint Structure for Flip Chip Package with an Optimized Shear Test Method
    Jong-Woong Kim
    Seung-Boo Jung
    [J]. Journal of Electronic Materials, 2007, 36 : 690 - 696
  • [25] Design of solder joint structure for flip chip package with an optimized shear test method
    Kim, Jong-Woong
    Jung, Seung-Boo
    [J]. JOURNAL OF ELECTRONIC MATERIALS, 2007, 36 (06) : 690 - 696
  • [26] Flip chip advanced package solder joint embrittlement fault isolation using TDR
    Cruz, RP
    [J]. ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 190 - 195
  • [27] Chip-package interaction (CPI): An industry perspective
    Ray, Urmi
    [J]. Advancing Microelectronics, 2017, 44 (06):
  • [28] Fluxless solder bumping in flip chip package by plasma reflow
    Hong, SM
    Kang, CS
    Jung, JP
    [J]. ADVANCES IN ELECTRONIC MATERIALS AND PACKAGING 2001, 2001, : 139 - 144
  • [29] Influences of packaging materials on the solder joint reliability of chip scale package assemblies
    Wilde, J
    Cheng, ZN
    Wang, GZ
    [J]. INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 1999, : 144 - 149
  • [30] Reliability of flip chip EGA package on organic substrate
    Ahn, EC
    Cho, TJ
    Shim, JB
    Moon, HJ
    Lyu, JH
    Choi, KW
    Kang, SY
    Oh, SY
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 1215 - 1220