Package characterization and development of a flip chip QFN package: fcMLF

被引:8
|
作者
McCann, DR [1 ]
Ha, SH [1 ]
机构
[1] Amkor Technol, Chandler, AZ 85248 USA
关键词
D O I
10.1109/ECTC.2002.1008122
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper describes the performance of a low cost molded package using flip chip interconnections on a copper lead frame substrate. Two flip chip interconnect metallurgies were evaluated: High Pb bumps attached to the lead frame using eutectic Sn37Pb solder paste Au bumps attached to the leadframe using eutectic Sn3.5Ag solder paste This package format is identified as the Flip Chip MicroLeadframe (fcMLF) package family (QFN) in this presentation. Temperature cycle, HAST, Storage, and MRT testing were performed. All reliability requirements were achieved. Level 1 260degreesC J-STD-020A moisture classification was achieved. This fcMLF package was also evaluated with and without an exposed thermal pad. Electrical model simulations were completed showing the package was applicable for use up to 40GHz, depending upon die to package size ratio. Thermal models were completed that demonstrated thermal dissipation of 35degreesC/W theta JA for a 4.00 x 4.00 mm body size with an exposed pad.
引用
收藏
页码:365 / 371
页数:3
相关论文
共 50 条
  • [1] Resolving Key Manufacturing Challenges in Flip Chip QFN Package
    Baello, James Raymond
    Colte, Jason
    Quiazon, Robinson
    2016 International Conference on Electronics Packaging (ICEP), 2016, : 354 - 357
  • [2] RESOLVING KEY MANUFACTURING CHALLENGES IN FLIP CHIP QFN PACKAGE
    Baello, James Raymond
    Colte, Jason
    Quiazon, Robinson
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [3] Thin Profile Flip Chip Package-on-Package Development
    Hsieh, Ming-Che
    Kang, KeonTaek
    Choi, HangChul
    Kim, YoungCheol
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 143 - 147
  • [4] Development of thin flip-chip BGA for package on package
    Suzuki, Yasuhiro
    Kayashima, Yuuji
    Maeda, Takehik
    Matsuura, Yoshihiro
    Sekiguchi, Tomobisa
    Watanabe, Akio
    57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 8 - +
  • [5] JACS-Pak™ flip-chip Chip Scale Package development and characterization
    Lindsey, SE
    Aday, J
    Blood, B
    Guo, YF
    Hemann, B
    Kellar, J
    Koehler, C
    Liu, J
    Sarihan, V
    Tessier, T
    Thompson, L
    Yeung, B
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 511 - 517
  • [6] 14 nm Chip Package Interaction Development with Cu Pillar Bump Flip Chip Package
    Kuo, Po Chen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Wu, Chung Yen
    Yang, Ching Li
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 30 - 34
  • [7] Mechanical Characterization Comparison as Flip-Chip Package to Fan-Out Package
    Chen, Dao-Long
    Sung, Po-Hsien
    Yin, Wei-Jie
    Shih, Meng-Kai
    Tarng, David
    Hung, Chih-Pin
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING AND IMAPS ALL ASIA CONFERENCE (ICEP-IAAC), 2018, : 266 - 269
  • [8] Development of Compliant Cu Pillar for Flip Chip Package
    Jung, Boo Yang
    Che, F. X.
    Lin, Jong-Kai
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [9] Challenges and Countermeasure of Strip Form Reflow Screening Process for Flip Chip QFN and Module Package
    Siong, Lim Ming
    Keong, Gan Tek
    Way, Wong Chee
    2015 IEEE 17TH ELECTRONICS PACKAGING AND TECHNOLOGY CONFERENCE (EPTC), 2015,
  • [10] Chip Package Interaction Development of Flip Chip CSP Package with Cu Pillar Bump on Lead for Advanced Node Chip
    Wu, Chung Yen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Kuo, Po Chen
    Yang, Ching Li
    2016 11TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT-IAAC 2016), 2016, : 374 - 377