Thin Profile Flip Chip Package-on-Package Development

被引:0
|
作者
Hsieh, Ming-Che [1 ]
Kang, KeonTaek [2 ]
Choi, HangChul [2 ]
Kim, YoungCheol [2 ]
机构
[1] STATS ChipPAC Pte Ltd, Prod & Technol Mkt, 10 Ang Mo Kio St 65,Techpoint 04-08-09, Singapore, Singapore
[2] STATS ChipPAC Korea Ltd, Adv Platform R&D, 191 Jayumuyeok Ro, Inchon 22379, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the demands of higher performance, higher bandwidth, and lower power consumption as well as multiple functions increases, the industry is driving advance technology developments in emerging markets, especially in portable and mobile devices to meet these requirements. The utilization of emerging technologies is pushing smaller form factor package designs with finer line width and spacing as well as improved electric and thermal performance and passive embedded technology capabilities. Due to the fast growth in emerging markets for mobile applications, a numbers of wireless devices have jumped to 4G Long Term Evolution (LTE) communication platform and may ramp to 5G generation technology in the next two to three years. In addition, advanced silicon (Si) node (20/16/14nm and below) technology development in mobile applications can pursue the die size reduction, efficiency enhancement and lower power consumption. Based on these demands and evolution of the mobile communication platform, package types become more complicated and have migrated from wirebond packaging to flip chip chip scale package (fcCSP) when higher input/output (I/O) counts are needed. For the purpose of having the shortest interconnection between logic devices and mobile low power double data rate (LPDDR) memory, three-dimensional (3D) package-on-package solutions with flip chip interconnect (fcPoP) has been widely utilized. With the ability to stack a logic processor and memory device in a single package, the utilization of fcPoP is becoming a preferred solution for achieving the best performance and efficiency as well as smaller form factor in the mobile market segment. Since the industry adopted fcPoP as a dominant package approach to address the mid to high-end mobile market, various fcPoP developments have been widely discussed. Among these fcPoP structures, bare die package-on-package (BD-PoP) and molded laser package-on-package (MLP-PoP) are the most common fcPoP types being utilized in mobile applications today. Challenges in finer pitch memory devices, thinner package profiles, stringent package warpage/coplanarity requirements as well as Surface Mount Technology (SMT) processes are being addressed. This paper reports the BD-PoP and MLP-PoP developments with a 15x15mm package size that achieve the thin profile and warpage/coplanarity targets. Through the result, low profile (total package height less than 1.2mm) solutions for both BD-PoP and MLP-PoP in mobile applications have been fabricated and demonstrated. The warpage/coplanarity control as well as reliability characterization will also illustrated, which shows these architectures are cost-effective 3D packaging solutions for highly integrated, miniaturized and low profile enabling technology.
引用
收藏
页码:143 / 147
页数:5
相关论文
共 50 条
  • [1] Development of thin flip-chip BGA for package on package
    Suzuki, Yasuhiro
    Kayashima, Yuuji
    Maeda, Takehik
    Matsuura, Yoshihiro
    Sekiguchi, Tomobisa
    Watanabe, Akio
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 8 - +
  • [2] Package-on-Package for Chip Cooling with Embedded Fluidics
    Chua, Tiffany
    Babikian, Sarkis
    Wu, Liang
    Li, G. -P.
    Bachman, Mark
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1605 - 1612
  • [3] Package characterization and development of a flip chip QFN package: fcMLF
    McCann, DR
    Ha, SH
    [J]. 52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 365 - 371
  • [4] The development of the Fan-in Package-on-Package
    Carson, Flynn
    Lee, Seong Min
    Yoon, In Sang
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 956 - 963
  • [5] Comparison of Package-on-Package Technologies Utilizing Flip Chip and Fan-Out Wafer Level Packaging
    Lujan, Amy P.
    [J]. 2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, : 2089 - 2094
  • [6] Vibrational fatigue and reliability of package-on-package stacked chip assembly
    Yang, Bing
    Li, Dongbo
    Yang, Haiying
    Hu, Yongle
    Yang, Ping
    [J]. MICROELECTRONICS JOURNAL, 2019, 92
  • [7] Development of Thin Flip Chip Package with Low Cost Substrate Technology
    Hsieh, Ming-Che
    Cho, Namju
    Kang, KeonTaek
    [J]. 2017 12TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2017, : 142 - 147
  • [8] High Density PoP (Package-on-Package) and Package Stacking Development
    Dreiza, Moody
    Yoshida, Akito
    Ishibashi, Kazuo
    Maeda, Tadashi
    [J]. 57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, : 1397 - +
  • [9] Development of an 18 x 18 mm Package-on-Package Using C4NP Flip Chip Attach and Back Side Grind
    MacQuarrie, Stephen
    Ohno, Eiji
    Ouellet, Luc
    [J]. 2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 1065 - 1070
  • [10] 14 nm Chip Package Interaction Development with Cu Pillar Bump Flip Chip Package
    Kuo, Po Chen
    Wang, Cheng Hsiao
    Ho, Kai Kuang
    Chen, Kuo Ming
    Wu, Chung Yen
    Yang, Ching Li
    [J]. 2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 30 - 34