Thin Profile Flip Chip Package-on-Package Development

被引:0
|
作者
Hsieh, Ming-Che [1 ]
Kang, KeonTaek [2 ]
Choi, HangChul [2 ]
Kim, YoungCheol [2 ]
机构
[1] STATS ChipPAC Pte Ltd, Prod & Technol Mkt, 10 Ang Mo Kio St 65,Techpoint 04-08-09, Singapore, Singapore
[2] STATS ChipPAC Korea Ltd, Adv Platform R&D, 191 Jayumuyeok Ro, Inchon 22379, South Korea
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As the demands of higher performance, higher bandwidth, and lower power consumption as well as multiple functions increases, the industry is driving advance technology developments in emerging markets, especially in portable and mobile devices to meet these requirements. The utilization of emerging technologies is pushing smaller form factor package designs with finer line width and spacing as well as improved electric and thermal performance and passive embedded technology capabilities. Due to the fast growth in emerging markets for mobile applications, a numbers of wireless devices have jumped to 4G Long Term Evolution (LTE) communication platform and may ramp to 5G generation technology in the next two to three years. In addition, advanced silicon (Si) node (20/16/14nm and below) technology development in mobile applications can pursue the die size reduction, efficiency enhancement and lower power consumption. Based on these demands and evolution of the mobile communication platform, package types become more complicated and have migrated from wirebond packaging to flip chip chip scale package (fcCSP) when higher input/output (I/O) counts are needed. For the purpose of having the shortest interconnection between logic devices and mobile low power double data rate (LPDDR) memory, three-dimensional (3D) package-on-package solutions with flip chip interconnect (fcPoP) has been widely utilized. With the ability to stack a logic processor and memory device in a single package, the utilization of fcPoP is becoming a preferred solution for achieving the best performance and efficiency as well as smaller form factor in the mobile market segment. Since the industry adopted fcPoP as a dominant package approach to address the mid to high-end mobile market, various fcPoP developments have been widely discussed. Among these fcPoP structures, bare die package-on-package (BD-PoP) and molded laser package-on-package (MLP-PoP) are the most common fcPoP types being utilized in mobile applications today. Challenges in finer pitch memory devices, thinner package profiles, stringent package warpage/coplanarity requirements as well as Surface Mount Technology (SMT) processes are being addressed. This paper reports the BD-PoP and MLP-PoP developments with a 15x15mm package size that achieve the thin profile and warpage/coplanarity targets. Through the result, low profile (total package height less than 1.2mm) solutions for both BD-PoP and MLP-PoP in mobile applications have been fabricated and demonstrated. The warpage/coplanarity control as well as reliability characterization will also illustrated, which shows these architectures are cost-effective 3D packaging solutions for highly integrated, miniaturized and low profile enabling technology.
引用
收藏
页码:143 / 147
页数:5
相关论文
共 50 条
  • [21] Decoupled Package-On-Package Thermal Characterization
    Galloway, Jesse E.
    Dreiza, Moody
    [J]. TWENTY-FIFTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2009, : 317 - 320
  • [22] Process development and reliability evaluation for inline Package-on-Package (PoP) assembly
    Sjoberg, Jonas
    Geiger, David A.
    Shangguan, Dongkai
    [J]. 58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 2005 - +
  • [23] Package-On-Package mechanical reliability characterization
    Amagai, Masazumi
    Suzuki, Yutaka
    Abe, Kenji
    Kim, YoungBae
    Sano, Hitoyuki
    [J]. 2007 9TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2007, : 557 - 570
  • [24] Molded Underfill for Flip Chip Package
    Chen, Yu-Kai
    Wu, Guo-Tsai
    Hwang, Sheng-Jye
    Lee, Huei-Huang
    Hwang, Durn-Yuan
    [J]. 2013 8TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2013, : 310 - 314
  • [25] Vibration reliability in flip chip package
    Yeh, MK
    Zhong, WX
    [J]. ADVANCES IN FRACTURE AND STRENGTH, PTS 1- 4, 2005, 297-300 : 899 - 904
  • [26] Flip chip package failure mechanisms
    Semmens, JE
    Adams, T
    [J]. SOLID STATE TECHNOLOGY, 1998, 41 (04) : 59 - +
  • [27] Flip chip package design optimization
    Shenoy, JN
    Dandia, S
    [J]. 49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 232 - 237
  • [28] Research and outlook of wireless flip chip package technology development
    Xiong, Xinhuan
    Liu, Fangjiao
    Liu, Yang
    Ma, Lihua
    Wang, Qi
    [J]. 2014 11TH CHINA INTERNATIONAL FORUM ON SOLID STATE LIGHTING (SSLCHINA), 2014, : 133 - 136
  • [29] Development of a Novel Cost-Effective Package-on-Package (PoP) Solution
    Sun, P.
    Leung, V. C. K.
    Yang, D.
    Shi, D. X. Q.
    [J]. 2009 INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2009), 2009, : 1243 - 1248
  • [30] Study on Heat Dissipation in Package-On-Package (POP)
    Qiu, Xiang
    Wang, Jun
    [J]. 2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 753 - 757