Flip chip package design optimization

被引:0
|
作者
Shenoy, JN [1 ]
Dandia, S [1 ]
机构
[1] VLSI Technol, San Jose, CA 95131 USA
关键词
D O I
10.1109/ECTC.1999.776177
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Flip Chip BGA packaging which was once restricted to high performance systems, where the norm is to customize a package design for a particular application, is now emerging in the ASIC industry as well. Here the need is to be able to provide a high performance low cost package family that will serve a range of low volume and/or cost sensitive applications and the challenge is to have a package design methodology that can be executed early in the package development cycle. Flip chip package design with these constraints is a new field, where conventional ASIC package design methodology cannot be used. Areas that have been traditionally ignored in a wire bond package design need to be addressed in terms of their impact on package cost and performance. The design methodology that is developed and described here, involves a detailed estimation of electrical performance of flip chip packages before package layout. This is performed concurrently with package routing studies to evaluate various design options, allowing the electrical optimization of packages early in the design cycle. As an example of this design process, the development of a family of 5 metal layer organic flip chip packages is described.
引用
收藏
页码:232 / 237
页数:6
相关论文
共 50 条
  • [1] Package design and materials selection optimization for overmolded flip chip packaging
    Lin, Yaomin
    Shi, Frank G.
    [J]. IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2006, 29 (03): : 525 - 532
  • [2] Procedure for design optimization of a T-cap flip chip package
    Ni, CY
    Liu, DS
    Chen, CY
    [J]. MICROELECTRONICS RELIABILITY, 2002, 42 (12) : 1903 - 1911
  • [3] Parametric analysis and optimization for Flip Chip package
    Li, QY
    Liang, JS
    Yang, DG
    [J]. COMPUTATIONAL METHODS IN ENGINEERING AND SCIENCE, PROCEEDINGS, 2003, : 303 - 310
  • [4] Flip Chip CBGA Package Design and Simulation
    Xie Wenjun
    Cao Yusheng
    Yao Quanbin
    [J]. 2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 555 - +
  • [5] Package optimization of a stacked die flip chip based test package
    Pohl, J
    Graml, M
    Strobel, P
    Steiner, R
    Pressel, K
    Stoeckl, S
    Offner, G
    Lee, C
    [J]. 6TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, PROCEEDINGS (EPTC 2004), 2004, : 590 - 594
  • [6] PLASMA TECHNOLOGY OPTIMIZATION FOR A ROBUST FLIP CHIP PACKAGE
    Bautista, Jesus B.
    Blas, Ma. Jean Krisca N.
    Gardose, Erma G.
    Taloban, Antonio R., Jr.
    Gupta, Vikas
    [J]. 2014 IEEE 16TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2014, : 388 - 393
  • [7] Analytical Multi-Parametric Design Optimization for the Miniaturization of Flip-Chip Package
    Ng, Fei Chong
    Abas, Mohamad Aizat
    [J]. JOURNAL OF ELECTRONIC PACKAGING, 2022, 144 (04)
  • [8] Thermal stress analysis and design optimization of direct chip attach (DCA) and chip scale package (CSP) in flip chip technology
    Liu, DS
    Ni, CY
    Tsay, TC
    Kao, CY
    [J]. ENGINEERING OPTIMIZATION, 2002, 34 (06) : 591 - 611
  • [9] Test chip and substrate design for flip chip microelectronic package thermal measurements
    Goh, Teck Joo
    Chiu, Chia-Pin
    Seetharamu, K. N.
    Quadir, G. A.
    Zainal, Z. A.
    [J]. MICROELECTRONICS INTERNATIONAL, 2006, 23 (02) : 3 - 10
  • [10] Impact of Cu/low-k Interconnect Design on Chip Package Interaction in Flip Chip Package
    Uchibori, C. J.
    Lee, Michael
    Zhang, Xuefeng
    Ho, P. S.
    Nakamura, T.
    [J]. STRESS-INDUCED PHENOMENA IN METALLIZATION, 2009, 1143 : 185 - +