An Architectural Co-Synthesis Algorithm for Energy-Aware Network-on-Chip Design

被引:0
|
作者
Hung, Wei-Hsuan [1 ]
Chen, Yi-Jung [1 ]
Yang, Chia-Lin [1 ]
Chang, Yen-Sheng [1 ]
Su, Alan P. [2 ]
机构
[1] Natl Taiwan Univ, Dept Comp Sci & Informat Engn, Taipei, Taiwan
[2] SpringSoft Inc, Hsinchu, Taiwan
来源
APPLIED COMPUTING 2007, VOL 1 AND 2 | 2007年
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Network-on-Chip (NoC) has been proposed to overcome the complex on-chip communication problem of SoC (System-on-Chip) design in deep submicron. A complete NoC design contains exploration on both hardware and software architectures. The hardware architecture includes the selection of PEs (Processing Elements) with multiple types and their topology. The software architecture contains the allocation of tasks to PEs, scheduling of tasks and their communications. To find the best hardware design for the target tasks, both hardware and software architectures need to be considered simultaneously. Previous works on NoC design have concentrated on solving for only one or two design parameters at a time. In this paper, we propose a hardware-software co-synthesis algorithm for a heterogeneous NoC architecture. The design goal is to minimize energy consumption while meeting the real-time requirements commonly seen in the embedded applications.
引用
收藏
页码:680 / +
页数:2
相关论文
共 50 条
  • [1] An architectural co-synthesis algorithm for energy-aware Network-on-Chip design
    Chen, Yi-Jung
    Yang, Chia-Lin
    Chang, Yen-Sheng
    JOURNAL OF SYSTEMS ARCHITECTURE, 2009, 55 (5-6) : 299 - 309
  • [2] Energy-aware HW/SW co-synthesis algorithm for Heterogeneous NoC
    Zhang, Qingli
    Yu, Mingyan
    Fu, Fangfa
    Yun, Peng
    Song, Junjie
    Fan, Min
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 437 - 442
  • [3] An Energy-Aware Mapping Algorithm for Mesh-based Network-on-Chip Architectures
    Sun, Jin
    Zhang, Yi
    PROCEEDINGS OF 2017 IEEE INTERNATIONAL CONFERENCE ON PROGRESS IN INFORMATICS AND COMPUTING (PIC 2017), 2017, : 357 - 361
  • [4] Data reuse driven memory and network-on-chip co-synthesis
    Issenin, Ilya
    Dutt, Nikil
    IFIP Advances in Information and Communication Technology, 2007, 231 : 299 - 312
  • [5] GA-MMAS: an Energy-aware Mapping Algorithm for 2D Network-on-Chip
    Wu, Ning
    Mu, Yifeng
    Zhou, Fang
    Ge, Fen
    WORLD CONGRESS ON ENGINEERING AND COMPUTER SCIENCE, WCECS 2011, VOL II, 2011, : 739 - 743
  • [6] Energy-Aware Task Allocation for Network-on-Chip Based Heterogeneous Multiprocessor Systems
    Huang, Jia
    Buckl, Christian
    Raabe, Andreas
    Knoll, Alois
    PROCEEDINGS OF THE 19TH INTERNATIONAL EUROMICRO CONFERENCE ON PARALLEL, DISTRIBUTED, AND NETWORK-BASED PROCESSING, 2011, : 447 - 454
  • [7] An Energy-Aware Heuristic Constructive Mapping Algorithm for Network on Chip
    Chen, Yancang
    Xie, Lunguo
    Li, Jinwen
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 101 - +
  • [8] Energy-aware routing in hybrid optical network-on-chip for future multi-processor system-on-chip
    Liu, Lin
    Yang, Yuanyuan
    JOURNAL OF PARALLEL AND DISTRIBUTED COMPUTING, 2013, 73 (02) : 189 - 197
  • [9] Energy Aware Scheduling and Dynamic Job Mapping Algorithm for Network-on-Chip Architectures
    Kalaivani, J.
    Vinayagasundaram, B.
    2016 5TH INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION TECHNOLOGY (ICRTIT), 2016,
  • [10] Joint Load-Balancing and Energy-Aware Virtual Machine Placement for Network-on-Chip Systems
    Liu, Xuanzhang
    Mashayekhy, Lena
    2018 IEEE/ACM 11TH INTERNATIONAL CONFERENCE ON UTILITY AND CLOUD COMPUTING (UCC), 2018, : 124 - 132