An Architectural Co-Synthesis Algorithm for Energy-Aware Network-on-Chip Design

被引:0
|
作者
Hung, Wei-Hsuan [1 ]
Chen, Yi-Jung [1 ]
Yang, Chia-Lin [1 ]
Chang, Yen-Sheng [1 ]
Su, Alan P. [2 ]
机构
[1] Natl Taiwan Univ, Dept Comp Sci & Informat Engn, Taipei, Taiwan
[2] SpringSoft Inc, Hsinchu, Taiwan
来源
APPLIED COMPUTING 2007, VOL 1 AND 2 | 2007年
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Network-on-Chip (NoC) has been proposed to overcome the complex on-chip communication problem of SoC (System-on-Chip) design in deep submicron. A complete NoC design contains exploration on both hardware and software architectures. The hardware architecture includes the selection of PEs (Processing Elements) with multiple types and their topology. The software architecture contains the allocation of tasks to PEs, scheduling of tasks and their communications. To find the best hardware design for the target tasks, both hardware and software architectures need to be considered simultaneously. Previous works on NoC design have concentrated on solving for only one or two design parameters at a time. In this paper, we propose a hardware-software co-synthesis algorithm for a heterogeneous NoC architecture. The design goal is to minimize energy consumption while meeting the real-time requirements commonly seen in the embedded applications.
引用
收藏
页码:680 / +
页数:2
相关论文
共 50 条
  • [41] Energy-aware System Design for Wireless Sensor Network
    ZHAO Lei ZHANG WeiHong XU ChaoNong XU YongJun LI XiaoWei Advanced Test Technology Lab Institute of Computing Technology Chinese Academy of Sciences Beijing Graduate School of Chinese Academy of Sciences Beijing CVIC Software Engineering Co LTD Jinan
    自动化学报, 2006, (06) : 892 - 899
  • [42] ZigZag: An Efficient Deterministic Network-on-chip Routing Algorithm Design
    Valencia, Pedro
    Muller, Eric
    Wang, Nan
    2017 8TH IEEE ANNUAL INFORMATION TECHNOLOGY, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (IEMCON), 2017, : 1 - 5
  • [43] On the design of a photonic network-on-chip
    Shacham, Assaf
    Bergman, Keren
    Carloni, Luca P.
    NOCS 2007: FIRST INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, PROCEEDINGS, 2007, : 53 - +
  • [44] An Adaptive Congestion-Aware Routing Algorithm for Mesh Network-on-Chip Platform
    Huang, Po-Tsang
    Hwang, Wei
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 375 - +
  • [45] The Chip Is the Network: Toward a Science of Network-on-Chip Design
    Marculescu, Radu
    Bogdan, Paul
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (04): : 371 - 461
  • [46] A New Multicast Aware Optical Network-on-Chip
    Zhu, Lijing
    Chen, Zheng
    Gu, Huaxi
    2016 15TH INTERNATIONAL CONFERENCE ON OPTICAL COMMUNICATIONS AND NETWORKS (ICOCN), 2016,
  • [47] An energy-aware scheduling algorithm for divisible loads in a bus network
    Liu, Duanyang
    Yang, Xi
    Cheng, Zhen
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2016, 28 (05): : 1612 - 1628
  • [48] Energy-aware synthesis of networks-on-chip implemented with voltage islands
    Leung, Lap-Fai
    Tsui, Chi-Ying
    2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2007, : 128 - +
  • [49] Floorplan-aware application-specific network-on-chip topology synthesis using genetic algorithm technique
    G. Lai
    X. Lin
    The Journal of Supercomputing, 2012, 61 : 418 - 437
  • [50] Contention and Energy aware Mapping for Real-time Applications on Network-on-Chip
    Ge, Bingjing
    Jing, Naifeng
    He, Weifeng
    Mao, Zhigang
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 72 - 76