An Architectural Co-Synthesis Algorithm for Energy-Aware Network-on-Chip Design

被引:0
|
作者
Hung, Wei-Hsuan [1 ]
Chen, Yi-Jung [1 ]
Yang, Chia-Lin [1 ]
Chang, Yen-Sheng [1 ]
Su, Alan P. [2 ]
机构
[1] Natl Taiwan Univ, Dept Comp Sci & Informat Engn, Taipei, Taiwan
[2] SpringSoft Inc, Hsinchu, Taiwan
来源
APPLIED COMPUTING 2007, VOL 1 AND 2 | 2007年
关键词
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Network-on-Chip (NoC) has been proposed to overcome the complex on-chip communication problem of SoC (System-on-Chip) design in deep submicron. A complete NoC design contains exploration on both hardware and software architectures. The hardware architecture includes the selection of PEs (Processing Elements) with multiple types and their topology. The software architecture contains the allocation of tasks to PEs, scheduling of tasks and their communications. To find the best hardware design for the target tasks, both hardware and software architectures need to be considered simultaneously. Previous works on NoC design have concentrated on solving for only one or two design parameters at a time. In this paper, we propose a hardware-software co-synthesis algorithm for a heterogeneous NoC architecture. The design goal is to minimize energy consumption while meeting the real-time requirements commonly seen in the embedded applications.
引用
收藏
页码:680 / +
页数:2
相关论文
共 50 条
  • [31] Energy Aware Routing of Multi-level Network-on-Chip Traffic
    Pano, Vasil
    Yilmaz, Isikcan
    More, Ankit
    Taskin, Baris
    PROCEEDINGS OF THE 34TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2016, : 480 - 486
  • [32] Towards Reliability and Performance-Aware Wireless Network-on-Chip Design
    Agyeman, Michael Opoku
    Tong, Kin-Fai
    Mak, Terrence
    PROCEEDINGS OF THE 2015 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2015, : 205 - 210
  • [33] An Algorithm-Centric Energy-Aware Design Methodology
    Hajj, Hazem
    El-Hajj, Wassim
    Dabbagh, Mehiar
    Arabi, Tawfik R.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) : 2431 - 2435
  • [34] Fast Energy Aware Application Specific Network-on-Chip Topology Generator
    Choudhary, Naveen
    Gaur, M. S.
    Laxmi, V.
    Singh, V.
    2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 250 - +
  • [35] Energy Aware Parallel Scheduling Techniques for Network-on-Chip Based Systems
    Yusuf, Bichi Bashir
    Maqsood, Tahir
    Rehman, Faisal
    Madani, Sajjad A.
    IEEE ACCESS, 2021, 9 : 38778 - 38791
  • [36] An efficient energy and thermal-aware mapping for regular network-on-chip
    Xu, Changqing
    Liu, Yi
    Zhu, Zhangming
    Yang, YinTang
    IEICE ELECTRONICS EXPRESS, 2017, 14 (17):
  • [37] A Heterogeneous Multiple Network-On-Chip Design: An Application-Aware Approach
    Mishra, Asit K.
    Mutlu, Onur
    Das, Chita R.
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [38] Machine Learning Enabled Power-Aware Network-on-Chip Design
    DiTomaso, Dominic
    Sikder, Ashif
    Kodi, Avinash
    Louri, Ahmed
    PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2017, : 1354 - 1359
  • [39] A methodology for layout aware design and optimization of custom network-on-chip architectures
    Srinivasan, Krishnan
    Chatha, Karam S.
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 352 - +
  • [40] Data reuse driven memory and network-on.-chip co-synthesis
    Issenin, Ilya
    Dutt, Nikil
    EMBEDDED SYSTEM DESIGN: TOPICS, TECHNIQUES AND TRENDS, 2007, 231 : 299 - +