High-Throughput Parallel Architecture for H.265/HEVC Deblocking Filter

被引:0
|
作者
Le, Hoai-Huong Nguyen [1 ]
Bae, Jongwoo [1 ]
机构
[1] Myongji Univ, Dept Informat & Commun Engn, Gyeonggi Do 449728, South Korea
基金
新加坡国家研究基金会;
关键词
video compression; H.265/HEVC; deblocking filter; VLSI design; parallel processing;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A novel parallel VLSI architecture is proposed in order to improve the performance of the H.265/HEVC deblocking filter. The overall computation is pipelined, and a new parallel-zigzag processing order is introduced to achieve high throughput. The processing order of the filter is efficiently rearranged to process the horizontal edges and vertical edges at the same time. The proposed H.265/HEVC deblocking filter architecture improves the parallelism by dissolving the data dependency between the adjacent filtering operations. Our design is also compatible with H.264/AVC. Experimental results demonstrate that our architecture shows the best performance compared with other architectures known so far at the expense of the slightly increased gate count. We improve the performance by 52.3%, while the area is increased by 25.8% compared with the previously known best architecture for H.264/AVC. The operating clock frequency of our design is 226 MHz in TSMC LVT 65 process. The proposed design delivers the performance to process 1080p HD at 60 fps.
引用
收藏
页码:281 / 294
页数:14
相关论文
共 50 条
  • [1] Quality Assessment of Dual-Parallel Edge Deblocking Filter Architecture for HEVC/H.265
    Christopher, Prayline Rajabai
    Sathasivam, Sivanantham
    [J]. APPLIED SCIENCES-BASEL, 2022, 12 (24):
  • [2] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    [J]. 2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [3] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. 2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676
  • [4] A High-Throughput and Multi-Parallel VLSI Architecture for HEVC Deblocking Filter
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Zhenyu
    Liu, Xiaoxiang
    [J]. IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1034 - 1047
  • [5] Architecture design of the high-throughput compensator and interpolator for the H.265/HEVC encoder
    Grzegorz Pastuszak
    Maciej Trochimiuk
    [J]. Journal of Real-Time Image Processing, 2016, 11 : 663 - 673
  • [6] Architecture design of the high-throughput compensator and interpolator for the H.265/HEVC encoder
    Pastuszak, Grzegorz
    Trochimiuk, Maciej
    [J]. JOURNAL OF REAL-TIME IMAGE PROCESSING, 2016, 11 (04) : 663 - 673
  • [7] High-Throughput Binary Arithmetic Encoder Architecture for CABAC in H.265/HEVC
    Chen, Cheng
    Liu, Kaili
    Chen, Song
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1416 - 1418
  • [8] A novel parallel deblocking filtering strategy for HEVC/H.265 based on GPU
    Jiang, Wenbin
    Mei, Hongyan
    Lu, Feng
    Jin, Hai
    Yang, Laurence T.
    Luo, Bin
    Chi, Ye
    [J]. CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2016, 28 (16): : 4264 - 4276
  • [9] HIGH THROUGHPUT PARALLEL SCHEME FOR HEVC DEBLOCKING FILTER
    Eldeken, Alaa F.
    Dansereau, Richard M.
    Fouad, Mohamed M.
    Salama, Gouda I.
    [J]. 2015 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2015, : 1538 - 1542
  • [10] A high throughput hardware architecture for deblocking filter in HEVC
    Kopperundevi, P.
    Prakash, Matcha Surya
    Ahamed, Shaik Rafi
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2022, 100