A high throughput hardware architecture for deblocking filter in HEVC

被引:2
|
作者
Kopperundevi, P. [1 ]
Prakash, Matcha Surya [1 ]
Ahamed, Shaik Rafi [2 ]
机构
[1] Natl Inst Technol Calicut, Calicut, Kerala, India
[2] Indian Inst Technol Guwahati, Gauhati, India
关键词
Deblocking filter; H.265/HEVC; Pipelining; Parallel processing; Application specific integrated circuit; Field programmable gate array; VLSI ARCHITECTURE; DESIGN;
D O I
10.1016/j.image.2021.116517
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a high throughput hardware architecture for deblocking filter in high efficiency video coding (H.265/HEVC) standard. The architecture uses an efficient hybrid pipelining and parallel processing techniques for intra encoder. A single edge filter is designed to process both horizontal and vertical filtering of pixels one after the other respectively. In our proposed architecture, the video frame is divided into 32 x 32 blocks and each block is processed by splitting them into blocks of 8 x 32 pixels in a pipelined manner. Parallel processing is employed for filtering the edges which helped in improving the throughput by decreasing the processing clock cycles. It has been observed that the largest coding tree unit block that the hardware architecture can process is 64 x 64 pixels and can be achieved in 64 clock cycles. Synthesis results of the Verilog design for the proposed architecture using application specific integrated circuit 180 nm standard cell library shows that it consumes 102k 2-input NAND gates and can work at a maximum clock frequency of 250 MHz. The proposed design is capable of supporting 8k ultra high definition video sequences at 322 Frames Per Second (fps) which is the best among the existing present-day architectures.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,
  • [2] A High-Throughput VLSI Architecture for Deblocking Filter in HEVC
    Shen, Weiwei
    Shang, Qing
    Shen, Sha
    Fan, Yibo
    Zeng, Xiaoyang
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 673 - 676
  • [3] A Combined Deblocking Filter and SAO Hardware Architecture for HEVC
    Shen, Weiwei
    Fan, Yibo
    Bai, Yufeng
    Huang, Leilei
    Shang, Qing
    Liu, Cong
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1022 - 1033
  • [4] A Cost-efficient Hardware Architecture of Deblocking Filter in HEVC
    Ye, Xin
    Ding, Dandan
    Yu, Lu
    2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 209 - 212
  • [5] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [6] Low-Cost and High-Throughput Hardware Accelerator for Deblocking Filter in HEVC
    Saravanan, P.
    Megalingam, R.
    Sanjana, S.
    Priyadharshini, T. Sharon
    Prashanth, S.
    Kanna, P. Vignesh
    IETE JOURNAL OF RESEARCH, 2025, 71 (03) : 909 - 918
  • [7] HIGH THROUGHPUT PARALLEL SCHEME FOR HEVC DEBLOCKING FILTER
    Eldeken, Alaa F.
    Dansereau, Richard M.
    Fouad, Mohamed M.
    Salama, Gouda I.
    2015 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING (ICIP), 2015, : 1538 - 1542
  • [8] High-Throughput Parallel Architecture for H.265/HEVC Deblocking Filter
    Le, Hoai-Huong Nguyen
    Bae, Jongwoo
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2014, 30 (02) : 281 - 294
  • [9] A High-Throughput and Multi-Parallel VLSI Architecture for HEVC Deblocking Filter
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Zhenyu
    Liu, Xiaoxiang
    IEEE TRANSACTIONS ON MULTIMEDIA, 2016, 18 (06) : 1034 - 1047
  • [10] High-throughput parallel architecture for H.265/HEVC deblocking filter
    Department of Information and Communication Engineering, Myongji University, Gyeonggi-Do, 449-728, Korea, Republic of
    J. Inf. Sci. Eng., 2 (281-294):