A Combined Deblocking Filter and SAO Hardware Architecture for HEVC

被引:30
|
作者
Shen, Weiwei [1 ]
Fan, Yibo [1 ]
Bai, Yufeng [1 ]
Huang, Leilei [1 ]
Shang, Qing [1 ]
Liu, Cong [1 ]
Zeng, Xiaoyang [1 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
基金
中国国家自然科学基金;
关键词
Deblocking filter (DF); hardware implementation; high-efficiency video coding (HEVC); sample adaptive offset (SAO); UHD; H.264/AVC; CYCLES/MB; STANDARD;
D O I
10.1109/TMM.2016.2532606
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The latest video coding standard high-efficiency video coding (HEVC) provides 50% improvement in coding efficiency compared to H.264/AVC to meet the rising demands for video streaming, better video quality, and higher resolution. The deblocking filter (DF) and sample adaptive offset (SAO) play an important role in the HEVC encoder, and the SAO is newly adopted in HEVC. Due to the high throughput requirement in the video encoder, design challenges such as data dependence, external memory traffic, and on-chip memory area become even more critical. To solve these problems, we first propose an interlacing memory organization on the basis of quarter-LCU to resolve the data dependence between vertical and horizontal filtering of DF. The on-chip SRAM area is also reduced to about 25% on the basis of quarter-LCU scheme without throughput loss. We also propose a simplified bitrate estimation method of rate-distortion cost calculation to reduce the computational complexity in the mode decision of SAO. Our proposed hardware architecture of combined DF and SAO is designed for the HEVC intraencoder, and the proposed simplified bitrate estimation method of SAO can be applied to both intra-and intercoding. As a result, our design can support ultrahigh definition 7680x4320 at 40 f/s applications at merely 182 MHz working frequency. Total logic gate count is 103.3 K in 65 nm CMOS process.
引用
收藏
页码:1022 / 1033
页数:12
相关论文
共 50 条
  • [1] A high throughput hardware architecture for deblocking filter in HEVC
    Kopperundevi, P.
    Prakash, Matcha Surya
    Ahamed, Shaik Rafi
    [J]. SIGNAL PROCESSING-IMAGE COMMUNICATION, 2022, 100
  • [2] A Hardware-Efficient Parallel Architecture for HEVC Deblocking Filter
    Ayadi, Lella Aicha
    Boubakri, Wided
    Loukil, Hassen
    Masmoudi, Nouri
    [J]. 2019 16TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2019, : 669 - 673
  • [3] A Cost-efficient Hardware Architecture of Deblocking Filter in HEVC
    Ye, Xin
    Ding, Dandan
    Yu, Lu
    [J]. 2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 209 - 212
  • [4] A directional and scalable streaming deblocking filter hardware architecture for HEVC decoder
    Baldev, Swamy
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    Anumandla, Kiran Kumar
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2021, 84
  • [5] A pipelined VLSI architecture for Sample Adaptive Offset (SAO) filter and deblocking filter of HEVC
    Shen, Sha
    Shen, Weiwei
    Fan, Yibo
    Zeng, Xiaoyang
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (11): : 1 - 11
  • [6] A Hardware-Efficient Deblocking Filter Design for HEVC
    Fang, Chih-Chung
    Chen, I-Wen
    Chang, Tian-Sheuan
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 1786 - 1789
  • [7] Small Area VLSI Architecture for Deblocking Filter of HEVC
    Tomida, Masashi
    Tanida, Yutaro
    Song, Tian
    Shimamoto, Takashi
    [J]. 2015 IEEE 5TH INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - BERLIN (ICCE-BERLIN), 2015, : 294 - 297
  • [8] HEVC Deblocking Filter
    Norkin, Andrey
    Bjontegaard, Gisle
    Fuldseth, Arild
    Narroschke, Matthias
    Ikeda, Masaru
    Andersson, Kenneth
    Zhou, Minhua
    Van der Auwera, Geert
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2012, 22 (12) : 1746 - 1754
  • [9] Design and Implementation of Efficient Streaming Deblocking and SAO Filter for HEVC Decoder
    Baldev, Swamy
    Shukla, Kaustubh
    Gogoi, Sushanta
    Rathore, Pradeep Kumar
    Peesapati, Rangababu
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2018, 64 (01) : 127 - 135
  • [10] A High-Throughput Deblocking Filter VLSI Architecture for HEVC
    Zhou, Wei
    Zhang, Jingzhi
    Zhou, Xin
    Liu, Tongqing
    [J]. 2015 VISUAL COMMUNICATIONS AND IMAGE PROCESSING (VCIP), 2015,